Assigned readings.ppt
《Assigned readings.ppt》由会员分享,可在线阅读,更多相关《Assigned readings.ppt(32页珍藏版)》请在麦多课文档分享上搜索。
1、Assigned readings,SIGNALSTORM NANOMETER DELAY CALCULATOR,CADENCE DATASHEET,Introduction:,The movement of VLSI chips to nanometer process geometries resulted:to the domination of interconnect delays in total delayincreased sensitivity to variations in power supply New Challenges for the delay calcula
2、tors :cant model the wires as single lumped effective capacitance cant use linear approximation techniques for IR Drop and ground bounceCAD tools need to develop new algorithms for nanometer delay modelingSignalstorm is a popular tool for performing timing characterizations for standard cell librari
3、es.,Why Do We Need New Solution for Delay Prediction,Multilevel design methodologies allow great variation in power supply voltage tools must model this variation in a nonlinear fashion Modeling input pin capacitance was inaccurate because it is based on fixed values rather than dynamic values Model
4、ing dynamic current and capacitance characteristics should take into account of nonlinear IR Drop and wire loading effects.,Inadequate delay calculations lead design failures, and lack of competitiveness in the market because we might lose the advantages of nanometer technology.,What Are Essential C
5、apabilities for NDC?,Estimating Ceff,Gate Delay = f( Tin, Cload ),Gate Delay = f( Tin, Cload, Rpi, C2 ) Requires 4-D table to achieve high accuracy,Single C value that can be replaced instead of RC-Pi load,What Are Essential Capabilities for NDC?,Timequantized Model of Ceff Traditional tool use sing
6、le values for Ceff which results in up to 20% inaccurate slew values SignalStorm apply dynamic relationship between voltage, current and load capacitance to calculate slew and delay. SignalStorm computes over several time steps during signal ramp to more closely track the actual effective capacitanc
7、e as it changes with signal voltage.,Gate Delay = f( Tin, Cload ),What Are Essential Capabilities for NDC?,Variable Source Current Modeling with ECMs,Nonlinear current source fittingInput slew & output load dependence Accurate calculations at multiple driver cells, clock meshes, long interconnects,
8、modeling RC drop effects Most efficient current modeling because it can represent complex topologies more accurately,What Are Essential Capabilities for NDC?,IR Drop and Ground Bounce Effects on Timing at 130 nm IR Drop Describes the voltage drops caused by current flowing from power source through
9、a resistive power network to the on-chip devices. Ground Bounce Describes voltage spikes caused by current flowing from on-chip devices through a resistive ground network to the ground pins IR Drop and Ground Bounce impact silicon performance Increased clock skew hold time violations Increased signa
10、l skew setup time violations,Change In Delay With IR is Nonlinear,SignalStorm NDC In The Design Flow,Synopsis Primetime (Brendan),Stand-alone full chip, gate-level static timing analyzer. It analyzes the timing of large, synchronous, digital ASICs. Pre-layout static timing analysis,Static Timing Ana
11、lysis,Setup and hold checks Recovery and removal checks Clock pulse width checks Clock gating checks,Design Analysis,Unclocked registers Unconstrained timing endpoints Master-slave clock separation Multiple clocked registers Level-sensitive clocking Combinational feedback loops Design rule checks (m
12、aximum capacitance, maximum transition time, and maximum fanout),Inputs - Outputs,Design file Synopsys database files (.db) Verilog netlist files Electronic Data Interchange Format (EDIF) netlist files VHDL netlist files Set up the operating conditions, wireload models, port load, drive, and transit
13、ion time. Define the clock period, waveform, uncertainty, and latency. Specify the input and output port delays. Set multicycle paths. Set false paths. Specify minimum and maximum delays, path segmentation, and disabled arcs.,% flip-flops with violations setup and hold violations timing paths rising
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
2000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- ASSIGNEDREADINGSPPT
