JEDEC JEP159A-2015 Procedure for the Evaluation of Low-k Metal Inter Intra-Level Dielectric Integrity.pdf
《JEDEC JEP159A-2015 Procedure for the Evaluation of Low-k Metal Inter Intra-Level Dielectric Integrity.pdf》由会员分享,可在线阅读,更多相关《JEDEC JEP159A-2015 Procedure for the Evaluation of Low-k Metal Inter Intra-Level Dielectric Integrity.pdf(30页珍藏版)》请在麦多课文档分享上搜索。
1、JEDEC PUBLICATION Procedure for the Evaluation of Low-k/Metal Inter/Intra-Level Dielectric Integrity JEP159A (Revision of JEP159, August 2010) JULY 2015 JEDEC SOLID STATE TECHNOLOGY ASSOCIATION NOTICE JEDEC standards and publications contain material that has been prepared, reviewed, and approved th
2、rough the JEDEC Board of Directors level and subsequently reviewed and approved by the JEDEC legal counsel. JEDEC standards and publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating interchangeability and impro
3、vement of products, and assisting the purchaser in selecting and obtaining with minimum delay the proper product for use by those other than JEDEC members, whether the standard is to be used either domestically or internationally. JEDEC standards and publications are adopted without regard to whethe
4、r or not their adoption may involve patents or articles, materials, or processes. By such action JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC standards or publications. The information included in JEDEC standards an
5、d publications represents a sound approach to product specification and application, principally from the solid state device manufacturer viewpoint. Within the JEDEC organization there are procedures whereby a JEDEC standard or publication may be further processed and ultimately become an ANSI stand
6、ard. No claims to be in conformance with this standard may be made unless all requirements stated in the standard are met. Inquiries, comments, and suggestions relative to the content of this JEDEC standard or publication should be addressed to JEDEC at the address below, or refer to www.jedec.org u
7、nder Standards and Documents for alternative contact information. Published by JEDEC Solid State Technology Association 2015 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107 This document may be downloaded free of charge; however JEDEC retains the copyright on this material. By downlo
8、ading this file the individual agrees not to charge for or resell the resulting material. PRICE: Contact JEDEC Printed in the U.S.A. All rights reserved PLEASE! DONT VIOLATE THE LAW! This document is copyrighted by JEDEC and may not be reproduced without permission. For information, contact: JEDEC S
9、olid State Technology Association 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107 or refer to www.jedec.org under Standards-Documents/Copyright Information. JEDEC Publication No. 159A -i- PROCEDURE FOR THE EVALUATION OF LOW-K/METAL INTER/INTRA-LEVEL DIELECTRIC INTEGRITY Contents Page
10、 Foreword ii Introduction ii 1 Scope 1 2 Terms and definitions 2 2.1 Abbreviations 2 2.2 Symbols 2 3 Test Structure Overview 4 4 VRDB Test Overview 6 4.1 Pre-VRDB Test 6 4.2 VRDB Test 6 4.2.1 Dielectric Breakdown Criteria 7 4.2.1.1 Absolute Current Level 8 4.2.1.2 Slope change Breakdown criteria 8 4
11、.3 Post-VRDB Dielectric Current Test 9 4.4 Data Recording 9 4.5 VRDB Data Analysis 9 5 CVS Stress Overview 10 5.1 CVS Test 10 5.2 Test procedure 11 5.2.1 Pre-CVS Test 11 5.2.2 CVS Stress Test 11 5.2.3 Post-CVS Test 11 5.3 Data Recording 12 5.4 TDDB Data Analysis 12 6 References 12 Annex A (informati
12、ve) Supplemental data analysis 13 A.1 Determination of ILD Electric Field 13 A.2 Acceleration Models 13 A.2.1 Field Extrapolation Models 13 A.2.2 Thermal Acceleration Models 14 A.2.3 Area Scaling Model 14 A.2.4 Determining Failure Rate 14 A.2.5 Sample Size 15 A.2.6 TDDB Distribution 15 A.2.7 In-die
13、Weibull Slope Determination and Data Deconvolution 15 Annex B (informative) Differences between JEP159A and JEP159 21 JEDEC Publication No. 159A -ii- Foreword This document is intended for use in the semiconductor IC manufacturing industry and provides reliability characterization techniques for low
14、-k inter/intra level dielectrics (ILD) for the evaluation and control of ILD processes. It describes procedures developed for estimating the general integrity of back-end-of-line (BEOL) ILD. Two basic test procedures are described, the Voltage-Ramp Dielectric Breakdown (VRDB) test, and the Constant
15、Voltage Time-Dependent Dielectric Breakdown stress (CVS). Each test is designed for different reliability and process evaluation purposes. This document also describes robust techniques to detect breakdown and TDDB data analysis. Introduction Two test procedures are described within this document: a
16、 fast VRDB test, and a constant voltage TDDB test (CVS). Each of these procedures is designed for different evaluation purposes and can be implemented separately or complementally. The VRDB test starts at zero voltage or Vuseand ramps linearly until dielectric breakdown occurs and can be conducted a
17、t either room temperature or at higher temperatures to accelerate the occurrence of the degradation mechanism to failure. VRDB tests are important to characterize the defects at lower electrics fields and the dielectric breakdown strength of dielectric for a given process. The CVS test starts at a f
18、ixed voltage and is kept at this fixed voltage until dielectric breakdown occurs. The test can also be performed at higher temperatures to accelerate failure. TDDB tests are important to characterize the long-term dielectric acceleration parameters and to calculate the ILD based fraction of the fail
19、ure rate or lifetime of a product. JEDEC Publication No. 159A Page 1 PROCEDURE FOR THE EVALUATION OF LOW-K/METAL INTER/INTRA-LEVEL DIELECTRIC INTEGRITY (From JEDEC Board Ballot JCB-15-23, formulated under the cognizance of JC-14.2 Subcommittee on Wafer Level Reliability.) 1 Scope The continued scali
20、ng of advanced VLSI circuits, particularly of high performance logic circuits, is driving the need for low-k materials and copper metallization in back end of the line (BEOL) interconnect systems to reduce the resistance-capacitance (RC) delay, cross talk noise, and power dissipation. With the wide
21、applications of low-k and ultra-low-k dielectric materials at the 90nm technology node and beyond, the long-term reliability of such materials is rapidly becoming one of the most critical challenges for technology qualification. Low-k time dependent dielectric breakdown (TDDB) is commonly considered
22、 as an important reliability issue because low-k materials generally have weaker intrinsic breakdown strength than traditional SiO2dielectrics. This problem is further exacerbated by the aggressive shrinking of the interconnect pitch size due to continuous technology scaling. The procedures outlined
23、 herein were developed to estimate the electrical breakdown performance of low-k ILD and as a tool for driving constant improvement in the low-k ILD process. The test procedure described within this document should be used as common methodology for low-k ILD process control and improvement and could
24、 be used as a guideline to predict the effect of ILD TDDB on product lifetime or failure rate. In actual practice the ILD TDDB reliability of a semiconductor product is a complicated function of the interconnect critical area, power duty cycles, transient voltage variation, and series resistance. Th
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJEP159A2015PROCEDUREFORTHEEVALUATIONOFLOWKMETALINTERINTRALEVELDIELECTRICINTEGRITYPDF

链接地址:http://www.mydoc123.com/p-806990.html