JEDEC JEP158-2009 3D Chip Stack with Through-Silicon Vias (TSVS) Identifying Evaluating and Understanding Reliability Interactions.pdf
《JEDEC JEP158-2009 3D Chip Stack with Through-Silicon Vias (TSVS) Identifying Evaluating and Understanding Reliability Interactions.pdf》由会员分享,可在线阅读,更多相关《JEDEC JEP158-2009 3D Chip Stack with Through-Silicon Vias (TSVS) Identifying Evaluating and Understanding Reliability Interactions.pdf(24页珍藏版)》请在麦多课文档分享上搜索。
1、JEDEC PUBLICATION 3D Chip Stack with Through-Silicon Vias (TSVS): Identifying, Evaluating and Understanding Reliability Interactions JEP158 NOVEMBER 2009 JEDEC SOLID STATE TECHNOLOGY ASSOCIATION NOTICE JEDEC standards and publications contain material that has been prepared, reviewed, and approved t
2、hrough the JEDEC Board of Directors level and subsequently reviewed and approved by the JEDEC legal counsel. JEDEC standards and publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating interchangeability and impr
3、ovement of products, and assisting the purchaser in selecting and obtaining with minimum delay the proper product for use by those other than JEDEC members, whether the standard is to be used either domestically or internationally. JEDEC standards and publications are adopted without regard to wheth
4、er or not their adoption may involve patents or articles, materials, or processes. By such action JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC standards or publications. The information included in JEDEC standards a
5、nd publications represents a sound approach to product specification and application, principally from the solid state device manufacturer viewpoint. Within the JEDEC organization there are procedures whereby a JEDEC standard or publication may be further processed and ultimately become an ANSI stan
6、dard. No claims to be in conformance with this standard may be made unless all requirements stated in the standard are met. Inquiries, comments, and suggestions relative to the content of this JEDEC standard or publication should be addressed to JEDEC at the address below, or call (703) 907-7559 or
7、www.jedec.org Published by JEDEC Solid State Technology Association 2009 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107 This document may be downloaded free of charge; however JEDEC retains the copyright on this material. By downloading this file the individual agrees not to charge
8、for or resell the resulting material. PRICE: Contact JEDEC Printed in the U.S.A. All rights reserved PLEASE! DONT VIOLATE THE LAW! This document is copyrighted by JEDEC and may not be reproduced without permission. Organizations may obtain permission to reproduce a limited number of copies through e
9、ntering into a license agreement. For information, contact: JEDEC Solid State Technology Association 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107 or call (703) 907-7559 JEDEC Publication No. 158 -i- 3D CHIP STACK WITH THROUGH-SILICON VIAS (TSVS): IDENTIFYING, EVALUATING AND UNDERS
10、TANDING RELIABILITY INTERACTIONS Introduction To increase device bandwidth, reduce power and shrink form factor, microelectronics manufacturers are implementing three dimensional (3D) chip stacking using through silicon vias (TSVs). Chip stacking with TSVs combines silicon and packaging technologies
11、. As a result, these new structures have unique reliability requirements. This document is a guideline that describes how to evaluate the reliability of 3D TSV silicon assemblies. Disclaimer The users attention is called to the possibility that compliance with this document may require use of an inv
12、ention covered by patent rights. By publication of this document, no position is taken with respect to the validity of this claim or of any patent rights in connection therewith. As of September 2009, the patent holder has neither assured nor precluded a willingness to grant a license under these ri
13、ghts on reasonable and nondiscriminatory terms to applicants desiring to obtain such a license. JEDEC Publication No. 158 -ii- JEDEC Publication No. 158 Page 1 Compliance with this section of the document may require requires U.S. Patent Applications No. 11/351,418 and 11/593,788. Users are advised
14、to assess exposure to patent rights in applying this publication. 3D CHIP STACK WITH THROUGH-SILICON VIAS (TSVS): IDENTIFYING, EVALUATING AND UNDERSTANDING RELIABILITY INTERACTIONS (From JEDEC Board Ballot JCB-09-64, formulated under the cognizance of the JC-14.3 Subcommittee on Silicon Devices Reli
15、ability Qualification and Monitoring.) 1 Scope This publication references a set of frequently recommended and accepted JEDEC reliability stress tests. These tests provide guidance for qualifying new and modified technology/process/ product families, as well as individual solid state surface-mount p
16、roducts. This publication is intended as a guideline to describe the extension of the standard tests to three-dimensional (3D) chip structures that contain stacks of two or more chips that use through-silicon vias to connect from the front side to the back side of each chip. The main element of this
17、 extension is the addition of appropriate test structures to evaluate the reliability of the TSVs and other new features introduced in the fabrication of 3D products. This publication applies to vias-first process (TSV formation before completion of the silicon device fabrication), vias-middle (TSV
18、formed in the BEOL or prior to the BEOL process), and a vias-last process (TSV formation after completion of the silicon device fabrication). Although 3D TSV test structures may not be a prerequisite for silicon chip qualification, they are necessary if those chips are intended for use in 3D product
19、s. If the effects of 3D TSVs on a device technology placed in a specific packaging scheme are not known, there could be reliability concerns for that component (packaged part) that are not evident with standard component level test structures. Therefore, it is recommended to include 3D TSV test stru
20、ctures and associated testing and failure analysis to determine if there are any adverse effects on the assembly due to packaging. This publication covers only interaction between the 3D TSV component, the semiconductor package, and the semiconductor device. Interactions between the assembled compon
21、ent and a second level assembly are not covered. See JEP150 for information regarding assembled component reliability. The reliability stress tests referred to in this document have been found capable of stimulating and precipitating failures in components in an accelerated manner, but they should n
22、ot be used indiscriminately. Failures from each test should be examined for: a) potentially new and unique failure mechanisms b) situations where these tests/conditions may induce invalid or overstress failures. In either case, the set of reliability requirements, tests, and/or conditions should be
23、appropriately modified to properly include the new failure mechanisms and modes. This document does not relieve the supplier of the responsibility to meet internal or customer-specified qualification programs. JEDEC Publication No. 158 Page 2 Compliance with this section of the document may require
24、requires U.S. Patent Applications No. 11/351,418 and 11/593,788. Users are advised to assess exposure to patent rights in applying this publication. 2 Terms and Definitions 3D chip stack: Two or more chips vertically connected to form a unified electrical structure in a single package. assembled sta
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJEP15820093DCHIPSTACKWITHTHROUGHSILICONVIASTSVSIDENTIFYINGEVALUATINGANDUNDERSTANDINGRELIABILITYINTERACTIONSPDF

链接地址:http://www.mydoc123.com/p-806989.html