Introduction to CMOS Logic Circuits.ppt
《Introduction to CMOS Logic Circuits.ppt》由会员分享,可在线阅读,更多相关《Introduction to CMOS Logic Circuits.ppt(20页珍藏版)》请在麦多课文档分享上搜索。
1、Introduction to CMOS Logic Circuits,CMOS stands for Complementary Metal Oxide Semiconductor Complementary: there are N-type and P-type transistors. N-type transistors use electrons as the current carriers. P-type transistors use holes as the current carriers. Electrons are free carriers in the condu
2、ction band with energy of Ec or just above the conduction band edge. Free electrons are generated by doping the silicon with an N-type impurity such as phosphorous or arsenic. A hole is a current carrier due to the absence of an electron in a covalent bond state, i.e. a missing electron which would
3、otherwise be part of a silicon-to-silicon bond. Holes are free carriers in the valence band with energy of Ev or just below the valence band edge. Holes are generated by doping the silicon with a P-type impurity such as boron. Metal: the gate of the transistor was made of aluminum metal in the early
4、 days, but is made of polysilicon today (for the past 25 years or more). Oxide: silicon dioxide is the material between the gate and the channel Semiconductor: the semiconductor material is silicon, a type IV element in the periodic chart. Each silicon atom bonds to four other silicon atoms in a tet
5、rahedral crystal structure.,R. W. Knepper SC571, page 1-1,CMOS NFET and PFET Transistors,N channel device: built directly in the P substrate with N-doped source and drain junctions and normally N-doped gate conductor Requires positive voltage applied to gate and drain (with respect to source) for el
6、ectrons to flow from source to drain (thought of as positive drain current) P channel device: built in an N-well (a deep N-type junction diffused into the P substrate) with P-doped source and drain junctions and N or P-doped gate Requires negative voltage applied to gate and drain (with respect to s
7、ource) for electrons to flow from drain to source (thought of as negative drain current),gate,gate,P+,N+,P+,N +,oxide,source,drain,N,P substrate,N channel device,P channel device,N well,oxide,drain,source,R. W. Knepper SC571, page 1-2,N-FET and P-FET Devices as Switches,NFET Device: positive voltage
8、 (“1” or high) on gate relative to source turns device ON and allows positive current to flow from drain to source (switch closed) zero volts on gate (“0” or low) turns device OFF (open circuit) Source (vs drain) is the most negative terminal PFET Device: Negative voltage (“0” or low) on gate relati
9、ve to source turns device ON and allows (negative) current to flow from drain to source (closes switch) Zero volts on gate relative to source (“1” or high) turns device OFF (closes switch) source (vs drain) is the most positive terminal,N-FET device schematic,P-FET device schematic,gate,source,drain
10、,substrate,gate,drain,source,substrate,R. W. Knepper SC571, page 1-3,Simple CMOS Circuits: The Inverter Gate,The simplest complementary MOS (CMOS) circuit is the inverter: NFET & PFET gates are connected together as the input NFET & PFET drains are connected together as the output NFET & PFET source
11、s are connected to Gnd and Vdd, respectively. NFET substrate is normally connected to Gnd for all NFET devices in the circuit PFET well is normally connected to Vdd (most positive voltage in circuit) for all PFET devices Operation: If Vin is down (0 volts), NFET is OFF and PFET is ON pulling Vout to
12、 Vdd (high = 1) If Vin is up (at Vdd), NFET is ON hard and PFET is OFF pulling Vout low to Gnd (“0”) With Vin at 0 or Vdd, no dc current flows in inverter,Vdd,Gnd,Vin,Vout,N-FET,P-FET,PFET source,NFET source,NFET drain,PFET drain,R. W. Knepper SC571, page 1-4,Inverter Symbol,Inverter Schematic,Simpl
13、e CMOS Circuits: The Transmission Gate,Circuit topology: N and P devices with sources and drains connected in parallel. Vg is the control signal for the N device; Vgc (complement of Vg) is the control signal for the P device. Operation: When Vg is high (at Vdd) and Vgc is therefore low (at Gnd), the
14、 NFET and PFET are both ON. (Depending upon the devices source potentials, one may be ON more strongly than the other.) The switch is therefore CLOSED and Vout will be the same logic level as Vin. When Vg is low (at Gnd) and Vgc is high (at Vdd), both devices are OFF. The switch is therefore OPEN an
15、d Vout will be independent of Vin (high Z connection).,R. W. Knepper SC571, page 1-5,Gnd,Vdd,Vin,Vout,Vg,Vgc = Vg,N-FET,P-FET,X gate Schematic,-s,s,in,out,-s,s,out,in,X-gate Symbols,in,out,s,-s,Simple CMOS Circuits: 2-way NAND,Circuit Topology: T1 and T2 are N-FET devices connected in series; T3 and
16、 T4 are P-FET devices connected in parallel with their sources at Vdd and their drains at Vout. Inputs A and B are connected to the gates of T1 T3 or T4 (or both) are ON hard, thus pulling Vout high to Vdd (a “1” output).,A,B,Vdd,Vout,T1,T2,T3,T4,R. W. Knepper SC571, page 1-6,Simple CMOS Circuits: 2
17、-way NOR,Circuit Topology: T1 and T2 are N-FET devices connected in parallel with their sources at Gnd and drains at Vout; T3 and T4 are P-FET devices connected in series. Inputs A and B are connected to the gates of T1 & T3 and T2 & T4, respectively.Operation: If either A or B is high, T1 and/or T2
18、 are ON hard and either T3 or T4 (or both) are OFF, pulling Vout to gnd. No dc current flows. If both A and B are low (at gnd), both T1 and T2 are OFF and both T3 and T4 are ON hard, thus pulling Vout to Vdd (a “1” output). T1, T2, and T3 operate as common source, but T4s source potential will drop
19、below Vdd.,R. W. Knepper SC571, page 1-7,Vdd,A,B,Vout,T1,T2,T3,T4,Vout = A + B = A B,Circuit Topology: T1,T2,T3 are N-FET devices in series; T4,T5,T6 are P-FET devices in parallel with sources to Vdd. T3, T4, T5, at the same time one or more of T1, T2, and/or T3 is OFF preventing any dc current flow
20、.,Simple CMOS Circuits: 3-way NAND,R. W. Knepper SC571, page 1-8,Vout = A B C = A + B + C,T1,T2,T3,T4,T5,T6,Circuit Schematic: T1T4 form a parallel combination of series-connected NFETs; T5-T8 are a series combination of parallel-connected PFETs. T2, T4, T7 T1, T3, T5 & T6 all have their drains tied
21、 together as Vout. Note that the P device combination is arranged complementary to the N device combination! Operation: If either A and B or C and D are high, NFET devices T1 and T2 or T3 and T4 are ON and pull Vout down to ground potential (0 volts). No dc current flows. If either A and C, or A and
22、 D, or B and C, or B and D are low, PFET devices T5 and T7, or T5 and T8, or T6 and T7, or T6 and T8 will be ON and pull Vout high to Vdd. No dc current flows.,R. W. Knepper SC571, page 1-9,Simple CMOS Circuits: Compound Logic,A,B,C,D,Vout,Design the N-FET logic combination to pull the output down t
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
2000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- INTRODUCTIONTOCMOSLOGICCIRCUITSPPT
