DLA DSCC-VID-V62 12618 REV A-2013 MICROCIRCUIT DIGITAL 200 MHz GENERAL PURPOSE CLOCK BUFFER PCI-X COMPLIANT MONOLITHIC SILICON.pdf
《DLA DSCC-VID-V62 12618 REV A-2013 MICROCIRCUIT DIGITAL 200 MHz GENERAL PURPOSE CLOCK BUFFER PCI-X COMPLIANT MONOLITHIC SILICON.pdf》由会员分享,可在线阅读,更多相关《DLA DSCC-VID-V62 12618 REV A-2013 MICROCIRCUIT DIGITAL 200 MHz GENERAL PURPOSE CLOCK BUFFER PCI-X COMPLIANT MONOLITHIC SILICON.pdf(12页珍藏版)》请在麦多课文档分享上搜索。
1、 REVISIONS LTR DESCRIPTION DATE APPROVED A Add top side marking in section 6.3.-phn 13-03-21 Thomas M. Hess Prepared in accordance with ASME Y14.24 Vendor item drawing REV PAGE REV PAGE REV STATUS OF PAGES REV A A PAGE 1 2 3 4 5 6 7 8 9 10 11 12 PMIC N/A PREPARED BY Phu H. Nguyen DLA LAND AND MARITI
2、ME COLUMBUS, OHIO 43218-3990 http:/www.landandmaritime.dla.mil/ Original date of drawing YY MM DD CHECKED BY Phu H. Nguyen TITLE MICROCIRCUIT, DIGITAL, 200 MHz GENERAL PURPOSE CLOCK BUFFER, PCI-X COMPLIANT, MONOLITHIC SILICON 12-04-24 APPROVED BY Thomas M. Hess SIZE A CODE IDENT. NO. 16236 DWG NO. V
3、62/12618 REV A PAGE 1 OF 12 AMSC N/A 5962-V056-13 Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/12618 REV PAGE 2 1. SCOPE 1.1 Scope. This drawing documents the general req
4、uirements of a high performance 200 MHz general purpose clock buffer, PCI-X compliant microcircuit, with an operating temperature range of -55C to +125C. 1.2 Vendor Item Drawing Administrative Control Number. The manufacturers PIN is the item of identification. The vendor item drawing establishes an
5、 administrative control number for identifying the item on the engineering documentation: V62/12618 - 01 X E Drawing Device type Case outline Lead finish number (See 1.2.1) (See 1.2.2) (See 1.2.3) 1.2.1 Device type(s). Device type Generic Circuit function 01 CDCV304-EP 200 MHz general purpose clock
6、buffer, PCI-X compliant 1.2.2 Case outline(s). The case outlines are as specified herein. Outline letter Number of pins JEDEC PUB 95 Package style X 8 JEDEC MO-153 Plastic small outline 1.2.3 Lead finishes. The lead finishes are as specified below or other lead finishes as provided by the device man
7、ufacturer: Finish designator Material A Hot solder dip B Tin-lead plate C Gold plate D Palladium E Gold flash palladium Z Other Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V
8、62/12618 REV PAGE 3 1.3 Absolute maximum ratings. 1/ Supply voltage range, (VDD) . -0.5 V to 4.3 V Input voltage range, (VI) . -0.5 V to VDD+ 0.5 V 2/ 3/ Output voltage range, (VO) . -0.5 V to VDD+ 0.5 V 2/ 3/ Input clamp current, (IIK) (VIVDD) . 50 mA Output clamp current, (IOK) (VOVDD) . 50 mA Con
9、tinuous total output current, (IO) (VO= 0 to VDD) 50 mA Storage temperature range (Tstg) -65C to 150C Thermal information 4/ Case X Unit Junction to ambient thermal resistance (JA) 5/ 157.8 C/W Junction to case (top) thermal resistance (JA) 6/ 61.8 Junction to board thermal resistance (JA) 7/ 104.3
10、Junction to top characterization parameter (JT) 8/ 7.7 Junction to board characterization parameter (JB) 9/ 102.6 1.3 Recommended operating conditions. Supply voltage, (VDD) . 2.3 V to 3.6 V Low level input voltage, (VIL) 0.3 x VDDV maximum High level input voltage, (VIH) . 0.7 x VDDV minimum High l
11、evel output current, (IOH): VDD= 2.5 V -12 mA maximum VDD= 3.3 V -24 mA maximum Low level output current, (IOL): VDD= 2.5 V 12 mA maximum VDD= 3.3 V 24 mA maximum Operating free air temperature, (TA) . -55C to 125C Clock frequency (fclk) 0 to 200 MHz 1/ Stresses beyond those listed under “absolute m
12、aximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute maximum rated conditions for extended
13、periods may affect device reliability. 2/ The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed. 3/ This value is limited to 4.6 V maximum. 4/ For more information about tradition and new thermal metrics, see manufacturer data. 5/ Th
14、e junction to ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC standard, high K board, as specified in JESD51-7, in an environment described in JESD51-2a. 6/ The junction to case (top) thermal resistance is obtained by simulating a cold plate test on the pac
15、kage top. No specific JEDEC standard exists, but a close description can be found in the ANSI SEMI standard G30-88. 7/ The junction to board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. 8/ The
16、Junction to top characterization parameter , JT, estimates the junction temperature of a device in a real system and in extracted from the simulation data for obtaining JA, using a procedure described in JESD51-2a. 9/ The Junction to board characterization parameter , JB, estimates the junction temp
17、erature of a device in a real system and in extracted from the simulation data for obtaining JA, using a procedure described in JESD51-2a Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236
18、 DWG NO. V62/12618 REV PAGE 4 2. APPLICABLE DOCUMENTS JEDEC SOLID STATE TECHNOLOGY ASSOCIATION (JEDEC) JEP95 Registered and Standard Outlines for Semiconductor Devices JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions Natural Convection (Still Air) JESD51-7 High Effective Therm
19、al Conductivity Test Board for Leaded Surface Mount Packages JESD51-8 Junction-to-board thermal resistance Theta-JB or RJB. (Copies of these documents are available online at http:/www.jedec.org or from JEDEC Solid State Technology Association, 3103 North 10th Street, Suite 240S, Arlington, VA 22201
20、.) 3. REQUIREMENTS 3.1 Marking. Parts shall be permanently and legibly marked with the manufacturers part number as shown in 6.3 herein and as follows: A. Manufacturers name, CAGE code, or logo B. Pin 1 identifier C. ESDS identification (optional) 3.2 Unit container. The unit container shall be mark
21、ed with the manufacturers part number and with items A and C (if applicable) above. 3.3 Electrical characteristics. The maximum and recommended operating conditions and electrical performance characteristics are as specified in 1.3, 1.4, and table I herein. 3.4 Design, construction, and physical dim
22、ension. The design, construction, and physical dimensions are as specified herein. 3.5 Diagrams. 3.5.1 Case outline. The case outline shall be as shown in 1.2.2 and figure 1. 3.5.2 Terminal connections. The terminal connections shall be as shown in figure 2. 3.5.3 Functional block diagram. The funct
23、ional block diagram shall be as shown in figure 3. 3.5.4 Terminal function. The terminal function shall be as shown in figure 4. 3.5.5 Test load circuit. The test load circuit shall be as shown in figure 5. 3.5.6 Voltage waveforms propagation delay (tpd) measurements. The Voltage waveforms propagati
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- DLADSCCVIDV6212618REVA2013MICROCIRCUITDIGITAL200MHZGENERALPURPOSECLOCKBUFFERPCIXCOMPLIANTMONOLITHICSILICONPDF

链接地址:http://www.mydoc123.com/p-689346.html