ANSI JEDEC JS-001-2017 Electrostatic Discharge Sensitivity Testing Human Body Model (HBM) - Component Level.pdf
《ANSI JEDEC JS-001-2017 Electrostatic Discharge Sensitivity Testing Human Body Model (HBM) - Component Level.pdf》由会员分享,可在线阅读,更多相关《ANSI JEDEC JS-001-2017 Electrostatic Discharge Sensitivity Testing Human Body Model (HBM) - Component Level.pdf(60页珍藏版)》请在麦多课文档分享上搜索。
1、 ANSI/ESDA/JEDEC JS-001-2017 Revision of ANSI/ESDA/JEDEC JS-001-2014 For Electrostatic Discharge Sensitivity Testing Human Body Model (HBM) - Component Level EOS/ESD Association, Inc. 7900 Turin Road, Bldg. 3 Rome, NY 13440 JEDEC Solid State Technology Association 3103 North 10th Street Arlington, V
2、A 22201 An American National Standard Approved May 12, 2017 ANSI/ESDA/JEDEC JS-001-2017 ESDA/JEDEC Joint Standard for Electrostatic Discharge Sensitivity Testing - Human Body Model (HBM) - Component Level Approved December 8, 2016 EOS/ESD Association, Inc. ) are considered to be synonyms. In this do
3、cument the term “pin” is used to represent any device pin, land, bump, ball, or die pad. above-passivation layer (APL). A low-impedance metal plane, built on the surface of a die above the passivation layer that connects a group of bumps or pins (typically power or ground). NOTE: This structure is s
4、ometimes referred to as a redistribution layer (RDL). There may be multiple APLs (sometimes referred to as islands) for a power or ground group. associated non-supply pin. A non-supply pin (typically an input, output or I/O pin) is associated with a supply pin group if either: 1 EOS/ESD Association,
5、 Inc., 7900 Turin Road, Bldg. 3, Rome, NY 13440; Ph: 315-339-6937; www.esda.org 2 JEDEC, 3103 North 10th Street, Arlington, VA 22201; Ph: 703-907-7534; FAX: 703-907-7534; www.jedec.org ANSI/ESDA/JEDEC JS-001-2017 2 the current from the supply pin group (i.e., VDDIO) is required for the function of t
6、he electrical circuit(s) (I/O driver) that connect (high/low impedance) to that non-supply pin; or a parasitic path exists between non-supply and supply pin group (e.g., open-drain type non-supply pin to a VCC supply pin group that connects to a nearby N-well guard ring). cloned non-supply (IO) pin.
7、 Any of a set of input, output, or bidirectional pins using the same IO cell and electrical schematic and sharing the same associated supply pin group(s) including ESD power clamp(s). component. An item such as a resistor, diode, transistor, integrated circuit or hybrid circuit. NOTE: A component ma
8、y also be referred to as a device. component failure. A condition in which a tested component does not meet one or more specified static or dynamic data sheet parameters. coupled non-supply pin pair. Two pins, such as differential amplifier inputs, or low-voltage differential signaling (LVDS) pins,
9、that have between them an intended direct current path, such as a pass gate or resistor. NOTE: These pairs include analog and digital differential pairs and other special function pairs (e.g., D+/D-, XTALin/XTALout, RFin/RFout, TxP/TxN, RxP/RxN, CCP_DP/CCN_DN etc.). data sheet parameter. Any of the
10、static and dynamic component performance data supplied by the component manufacturer or supplier in a data sheet or other product specification. dynamic parameter. A parameter measured with the component in an operating condition. NOTE: These may include, but are not limited to full functionality, o
11、utput rise and fall times under a specified load condition, and dynamic current consumption. ESD withstand voltage; withstand threshold. The highest voltage level that does not cause device failure with the device passing all tests performed at lower voltages. NOTE: See note under “failure window” d
12、efinition. exposed pad. An exposed metal plate on an IC package, connected to the silicon substrate and acting as a heat sink. NOTE 1: This metal plate may or may not be electrically connected to the die. NOTE 2: The exposed pad may be categorized as either supply, non-supply or no-connect. failure
13、window. An intermediate range of stress conditions that can induce failure in a particular device type while the device type can pass some stress conditions both higher and lower than this range. NOTE: For example, a component with a failure window may pass a 500-volt test, fail a 1000-volt test and
14、 pass a 2000-volt test. Hence, the failure window of the device is between 500 volts and 2000 volts. The withstand voltage of this device is 500 volts. feedthrough. A direct or indirect (via a series resistor) connection from a pad cell layout that can allow additional elements, not included in the
15、pad cell, to make electrical connections to the bond pad. (See Annex G.) NOTE: This is not to be confused with the term feedthrough used in Section 5.0 which refers to test boards. HBM ESD tester; HBM simulator. Equipment that applies a human body model (HBM) ESD to a component. NOTE: This equipment
16、 is also referred to as “tester” in this standard. human body model (HBM) ESD. An electrostatic discharge (ESD) event meeting the waveform criteria specified in this standard, approximating the discharge from the fingertip of a typical human being to a grounded device. Ips (peak current value). The
17、current value determined by linear extrapolation of the exponential current decay curve back to the time (tmax) when the current actually peaked (Ipsmax). NOTE: The linear extrapolation should be based on the current waveform data over a 40-nanosecond period beginning at tmax. (See Figure 2A.) Ipsma
18、x (peak current maximum value). The highest current value measured. NOTE: This value includes the overshoot or ringing components due to internal test simulator RLC parasitics. (See Figure 2A.) ANSI/ESDA/JEDEC JS-001-2017 3 no-connect pin. A package interconnect (pin, bump, or ball) that is not elec
19、trically connected to a die. NOTE: In practice, there are some pins that are labeled as “no-connect”, but that are actually connected to the die and, therefore, should not be classified as a no-connect pins for the purpose of ESD testing. non-socketed tester. An HBM simulator that makes contact to t
20、he device under test (DUT) pins (or balls, lands, bumps, or die pads) with test probes rather than placing the DUT in a socket. non-supply pin. A pin that is not categorized as a supply pin or a no-connect. NOTE: Non-supply pins include pins such as input, output, offset adjusts, compensation, clock
21、s, controls, address, data, Vref pins and VPP pins on EPROM memory. Most non-supply pins transmit or receive information such as digital or analog signals, timing, clock signals, and voltage or current reference levels. package plane. A low-impedance metal layer built into an IC package connecting a
22、 group of bumps or pins (typically power or ground). There may be multiple package planes (sometimes referred to as islands) for each power and ground group. pre-pulse voltage. A voltage occurring at the device under test (DUT) just prior to the generation of the HBM current pulse. (See Annex B.2.)
23、pulse generation circuit. The circuit network that produces a human body discharge current waveform. NOTE: The circuit network includes a pulse generator with its test equipment internal path up to the contact pad of the test fixture. NOTE: This circuit is also referred to as a dual-polarity pulse s
24、ource. ringing. A high-frequency oscillation superimposed on a waveform. shorted non-supply pin. Any non-supply pin (typically an input, output or I/O pin) that is metallically connected (typically 3 ohm) on the chip or within the package to another non-supply pin (or set of non-supply pins). socket
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- ANSIJEDECJS0012017ELECTROSTATICDISCHARGESENSITIVITYTESTINGHUMANBODYMODELHBMCOMPONENTLEVELPDF

链接地址:http://www.mydoc123.com/p-437357.html