JEDEC JESD79-4B-2017 DDR4 SDRAM.pdf
《JEDEC JESD79-4B-2017 DDR4 SDRAM.pdf》由会员分享,可在线阅读,更多相关《JEDEC JESD79-4B-2017 DDR4 SDRAM.pdf(262页珍藏版)》请在麦多课文档分享上搜索。
1、JEDEC STANDARD DDR4 SDRAM JESD79-4B (Revision of JESD79-4A, November 2013) JUNE 2017 JEDEC SOLID STATE TECHNOLOGY ASSOCIATION NOTICE JEDEC standards and publications contain material that has been prepared, reviewed, and approved through the JEDEC Board of Directors level and subsequently reviewed a
2、nd approved by the JEDEC legal counsel. JEDEC standards and publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating interchangeability and improvement of products, and assisting the purchaser in selecting and obt
3、aining with minimum delay the proper product for use by those other than JEDEC members, whether the standard is to be used either domestically or internationally. JEDEC standards and publications are adopted without regard to whether or not their adoption may involve patents or articles, materials,
4、or processes. By such action JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC standards or publications. The information included in JEDEC standards and publications represents a sound approach to product specification
5、and application, principally from the solid state device manufacturer viewpoint. Within the JEDEC organization there are procedures whereby a JEDEC standard or publication may be further processed and ultimately become an ANSI standard. No claims to be in conformance with this standard may be made u
6、nless all requirements stated in the standard are met. Inquiries, comments, and suggestions relative to the content of this JEDEC standard or publication should be addressed to JEDEC at the address below, or refer to www.jedec.org under Standards and Documents for alternative contact information. Pu
7、blished by JEDEC Solid State Technology Association 2017 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107 This document may be downloaded free of charge; however JEDEC retains the copyright on this material. By downloading this file the individual agrees not to charge for or resell th
8、e resulting material. PRICE: Contact JEDEC Printed in the U.S.A. All rights reserved PLEASE! DONT VIOLATE THE LAW! This document is copyrighted by JEDEC and may not be reproduced without permission. For information, contact: JEDEC Solid State Technology Association 3103 North 10th Street Suite 240 S
9、outh Arlington, VA 22201-2107 or refer to www.jedec.org under Standards-Documents/Copyright Information. JEDEC Standard No. 79-4B -i- 1 Scope 1 2 DDR4 SDRAM Package Pinout and Addressing 2 2.1 DDR4 SDRAM Row for X4, X8 and X16.2 2.2 DDR4 SDRAM Ball Pitch .2 2.3 DDR4 SDRAM Columns for X4,X8 and X162
10、2.4 DDR4 SDRAM X4/8 Ballout using MO-207 2 2.5 DDR4 SDRAM X16 Ballout using MO-207 3 2.6 DDR4 SDRAM X32 Ballout using MO-XXX .4 2.7 Pinout Description6 2.8 DDR4 SDRAM Addressing.7 2.9 DDP Single Rank(SR) x16 from two x8 .9 3 Functional Description .11 3.1 Simplified State Diagram 11 3.2 Basic Functi
11、onality .12 3.3 RESET and Initialization Procedure.12 3.3.1 Power-up Initialization Sequence 12 3.3.2 VDD Slew rate at Power-up Initialization Sequence .13 3.3.3 Reset Initialization with Stable Power .14 3.4 Register Definition14 3.4.1 Programming the mode registers 14 3.5 Mode Register17 4 DDR4 SD
12、RAM Command Description and Operation .28 4.1 Command Truth Table28 4.2 CKE Truth Table.29 4.3 Burst Length, Type and Order30 4.3.1 BL8 Burst order with CRC Enabled .30 4.4 DLL-off Mode Clock to Data Strobe relationship . 92 4.24.1.2 READ Timing; Data Strobe to Data relationship . 93 4.24.1.3 tLZ(DQ
13、S), tLZ(DQ), tHZ(DQS), tHZ(DQ) Calculation . 94 4.24.1.4 tRPRE Calculation 96 4.24.1.5 tRPST Calculation 97 4.24.2 READ Burst Operation . 98 4.24.3 Burst Read Operation followed by a Precharge . 109 4.24.4 Burst Read Operation with Read DBI (Data Bus Inversion) . 111 4.24.5 Burst Read Operation with
14、 Command/Address Parity 112 4.24.6 Read to Write with Write CRC 113 4.24.7 Read to Read with CS to CA Latency 114 4.25 Write Operation115 4.25.1 Write Timing Parameters .115 4.25.2 Write Data Mask 116 4.25.3 tWPRE Calculation 117 4.25.4 tWPST Calculation .118 4.25.5 Write Burst Operation 119 4.25.6
15、Read and Write Command Interval 134 4.25.7 Write Timing Violations . 135 4.25.7.1 Motivation 135 4.25.7.2 Data Setup and Hold Offset Violations 135 4.25.7.3 Strobe and Strobe to Clock Timing Violations . 135 4.26 Refresh Command . 135 4.27 Self refresh Operation 137 4.27.1 Low Power Auto Self Refres
16、h . 138 -ii-JEDEC Standard No. 79-4B - 4.27.2 Self Refresh Exit with No Operation command 139 4.28 Power down Mode. 140 4.28.1 Power-Down Entry and Exit 140 4.28.2 Power-Down clarifications 144 4.28.3 Power Down Entry and Exit timing during Command/Address Parity Mode is Enable 145 4.29 Maximum Powe
17、r Saving Mode 146 4.29.1 Maximum power saving mode 146 4.29.2 Mode entry 146 4.29.3 CKE transition during the mode 147 4.29.4 Mode exit 147 4.29.5 Timing parameter bin of Maximum Power Saving Mode for DDR4-1600/1866/2133/2400/2666/3200. 148 4.30 Connectivity Test Mode . 148 4.30.1 Introduction . 148
18、 4.30.2 Pin Mapping 148 4.30.3 Logic Equations 149 4.30.3.1 Min Term Equations . 149 4.30.3.2 Output equations for x16 devices 150 4.30.3.3 Output equations for x8 devices 150 40.30.3.4 Output equations for x4 devices 150 4.30.4 Input level and Timing Requirement . 151 4.30.5 Connectivity Test ( CT
19、) Mode Input Levels 152 4.30.5.1 Input Levels for RESET_n 153 4.30.5.2 Input Levels for ALERT_n . 153 4.31 CLK to Read DQS timing parameters . 154 4.32 Post Package Repair (hPPR) 156 4.32.1 Hard Fail Row Address Repair (WRA Case) 156 4.32.2 Hard Fail Row Address Repair (WR Case) . 157 4.32.3 Hard Fa
20、il Row Address Repair MR bits and timing diagram . 157 4.32.4 Programming hPPR & sPPR support in MPR0 page2 158 4.32.5 Required Timing Parameters 159 4.33 Soft Post Package Repair (sPPR). 159 4.33.1 Soft Repair of a Fail Row Address 160 5 On-Die Termination 161 5.1 ODT Mode Register and ODT State Ta
21、ble 161 5.2 Synchronous ODT Mode. 163 5.2.1 ODT Latency and Posted ODT . 164 5.2.2 Timing Parameters . 164 5.2.3 ODT during Reads. 166 5.3 Dynamic ODT 167 5.3.1 Functional Description 167 5.3.2 ODT Timing Diagrams 168 5.4 Asynchronous ODT mode . 169 5.5 ODT buffer disabled mode for Power down 170 5.
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJESD794B2017DDR4SDRAMPDF
