JEDEC JEP126-1996 Guideline for Developing and Documenting Package Electrical Models Derived from Computational Analysis《开发和记录包装电子模型指南》.pdf
《JEDEC JEP126-1996 Guideline for Developing and Documenting Package Electrical Models Derived from Computational Analysis《开发和记录包装电子模型指南》.pdf》由会员分享,可在线阅读,更多相关《JEDEC JEP126-1996 Guideline for Developing and Documenting Package Electrical Models Derived from Computational Analysis《开发和记录包装电子模型指南》.pdf(9页珍藏版)》请在麦多课文档分享上搜索。
1、EIA JEPL26 9b 3234800 0571737 741 i EINJEDEC PUBLICATION Guideline for Developing and Documenting Package Electrical Models Derived from Computational Analysis EIAfJEP126 MAY 1996 ELECTRONIC INDUSTRIES ASSOCIATION ENGINEERING DEPARTMENT NOTICE EWJEDEC Standards and Publications contain material that
2、 has been prepared, progressively reviewed, and approved through the JEDEC Council level and subsequently reviewed and approved by the EIA General Counsel. EIAJEDEC Standards and Publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and pu
3、rchases, facilitating interchangeability and improvement of products, and assisting the purchaser is selecting and obtaining with minimum delay the proper product for his particular need. Existence of such standards shall not in any respect preclude any member or nonmember of JEDEC from manufacturin
4、g or selling products not conforming to such standards, nor shall the existence of such standards preclude their voluntary use by those other than EIA members, whether the standard is to be used either domestically or internationally. EIA/JEDEC Standards and Publications are adopted without regard t
5、o whether their adoption may involve patents or articles, materials, or processes. By such action, EWJEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the EWJEDEC Standards or Publications. The information included in EWJEDEC Stan
6、dards and Publications represents a sound approach to product specification and application, principally fi-om the solid state device manufacturer viewpoint. Within the EIA/JEDEC organization there are procedures whereby an EWJEDEC Standard or Publication may be further processed and ultimately beco
7、mes an ANSEIA Standard. Inquiries, comments, and suggestions relative to the content of this EWJEDEC Standard or Publication should be addressed to the JEDEC Executive Secretary at EIA Headquarters, 2500 Wilson Boulevard, Arlington, VA 22201. Published by OELECTRONIC INDUSTRIES ASSOCIATION 1996 Engi
8、neering Department 2500 Wilson Boulevard Arlington, VA 22201 “Copyright“ does not apply to JEDEC member companies as they are free to duplicate this document in accordance with the latest revision of the JEDEC Publication 2 1 “Manual of Organization and Procedure“. PRICE: Please refer to the current
9、 Catalog of EIA, JEDEC, and TIA STANDARDS and ENGINEERING PUBLICATIONS or call Global Engineering Documents, USA and Canada (1-800-854-7179) International (303-397-7956) Printed in U.S.A. All rights reserved EIMJEDEC Publication No. 126 GUIDELINE FOR DEVELOPING AND DOCUMENTING PACKAGE ELECTRICAL MOD
10、ELS DERIVED FROM COMPUTATIONAL ANALYSIS 1 Scope 2 Introduction 3 Model inputs 3.1 Stimulus conditions 3.1.1 Rise time 3.1.2 Signal waveform 3.1.3 Frequency range 3.2 Package description 3.3 Environment description 3.3.1 Application specific environment 3.3.2 Standard model environment 4 Model output
11、 parameters Page 1 1 5 Model documentation -1- EIA JEPL26 96 3234600 0573740 236 W EINJEDEC Publication No. 126 This page intentionally left blank -11- EIA JER126 96 3234600 0571741 172 EINJEDEC Publication No. 126 Page 1 GUIDELINE FOR DEVELOPING AND DOCUMENTING PACKAGE ELECTRICAL MODELS DERIVED FRO
12、M COMPUTATIONAL ANALYSIS (From JEDEC Council Ballot JCB-95-39, formulated under the cognizance of JC-15.2 Subcommittee on Electrical Phenomena in Electronic Packaging.) 1 Scope This guideline provides a methodology for the creation, use and documentation of IC package nominal electrical models using
13、 computational techniques. Several environmental parameters and boundary conditions need specification before a package model can be created; these parameters must be consistent with the chosen simulation and measurement techniques. Verification of model accuracy is essential but beyond the scope of
14、 this document. In addition, recommendations are made for a standard model environment when relative (not absolute) comparisons of package performance are desired. 2 Introduction A package electrical model) can be created fi-om the results of an electromagnetic analysis of the package geometry and m
15、aterial properties. The output of this analysis is a representation of the package that approximates its electrical behavior. An electrical model must account for the environment in which the package resides. Assumptions regarding the interconnect near the package need consideration; such as the cha
16、racteristics of the circuit board (i.e., dielectric thickness, presence of ground planes, etc.) to which the package is attached. Process variations wili influence the package electrical parasitics but this guideline will only address nominal dimensions, material properties and resultant model. The
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJEP1261996GUIDELINEFORDEVELOPINGANDDOCUMENTINGPACKAGEELECTRICALMODELSDERIVEDFROMCOMPUTATIONALANALYSIS

链接地址:http://www.mydoc123.com/p-806959.html