JEDEC JESD73-4-2001 7Standard for Description of 3867 2 5 V Dual 5-Bit 2-Port DDR FET Switch《7 3867描述标准:2 5V 双重5-比特 2-端口 DDR 场效晶体管开关》.pdf
《JEDEC JESD73-4-2001 7Standard for Description of 3867 2 5 V Dual 5-Bit 2-Port DDR FET Switch《7 3867描述标准:2 5V 双重5-比特 2-端口 DDR 场效晶体管开关》.pdf》由会员分享,可在线阅读,更多相关《JEDEC JESD73-4-2001 7Standard for Description of 3867 2 5 V Dual 5-Bit 2-Port DDR FET Switch《7 3867描述标准:2 5V 双重5-比特 2-端口 DDR 场效晶体管开关》.pdf(12页珍藏版)》请在麦多课文档分享上搜索。
1、JEDEC STANDARD Standard for Description of 3877: 2.5 V, Dual 5-Bit, 2-Port, DDR FET Switch JESD73-4 NOVEMBER 2001 _ JEDEC SOLID STATE TECHNOLOGY ASSOCIATION NOTICE JEDEC standards and publications contain material that has been prepared, reviewed, and approved through the JEDEC Board of Directors le
2、vel and subsequently reviewed and approved by the EIA General Counsel. JEDEC standards and publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating interchangeability and improvement of products, and assisting the
3、 purchaser in selecting and obtaining with minimum delay the proper product for use by those other than JEDEC members, whether the standard is to be used either domestically or internationally. JEDEC standards and publications are adopted without regard to whether or not their adoption may involve p
4、atents or articles, materials, or processes. By such action JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC standards or publications. The information included in JEDEC standards and publications represents a sound app
5、roach to product specification and application, principally from the solid state device manufacturer viewpoint. Within the JEDEC organization there are procedures whereby an JEDEC standard or publication may be further processed and ultimately become an ANSEIA standard. No claims to be in conformanc
6、e with this standard may be made unless all requirements stated in the standard are met. Inquiries, comments, and suggestions relative to the content of this JEDEC standard or publication should be addressed to JEDEC Solid State Technology Association, 2500 Wilson Boulevard, Arlington, VA 22201-3834
7、, (703)907-7559 or www.jedec.org Fublished by OJEDEC Solid State Technology Association 200 1 2500 Wilson Boulevard Arlingtq VA 22201-3834 This document may be downloaded free of charge; however JEDEC retains the copyright on this material. By downloading this file the individual agrees not to charg
8、e for or resell the resulting material. PRICE: Please refer to the current Catalog of JEDEC Engineering Standards and Publications or call Global Engineering Documents, USA and Canada 1-800-854-7179, International (303) 397-7956 Printed in the U.S.A. All rights reserved JEDEC Standard No. 73-4 Page
9、1 Standard for description of 3877: 2.5 V, Dual 5-bit, 2-p0rt, DDR FET switch (From Board Ballot JCB-01-62, formulated under the cognizance of the JC-40.2 Subcommittee on Bus Switch Logic Products.) 1 Scope This standard covers the specification for the 3877, 2.5 V, FET transmission-gate bus switch
10、device with 2.5 V LVTTL compatible control inputs. Not included in this document are device specific parameters and performance levels that the vendor must also supply for the full device description. The purpose of this standard is to provide a set of uniform data sheet parameters for the descripti
11、on of the 3877, 2.5 V, DDR FET switch device. This standard includes required parameters, test conditions, test levels, and measurement methods for data sheet descriptions of the 3877, 2.5 V, DDR FET switch device. NOTE The designation 3877 refers to the numerical portion of the part designation of
12、a series of commercial logic parts common in the industry. This number is normally preceded by a series of manufacturer specific characters to make up a complete part designation. 2 Definitions for the purpose of this document switch device: A semiconductor logic device designed to connect or discon
13、nect busses or control signals without active drivers in the connection path. connect: A state in a switch device is characterized by a minimum series impedance through the designated electrical path. disconnect: A state in a switch device is characterized by the high series impedance of the designa
14、ted electrical path. JEDEC Standard No. 73-4 Page 2 3 Standard specification 3.1 Device description This IO-bit, tweport bus switch is designed for 2.3 V to 2.7 V, VDD operation. All inputs are compatible with the JEDEC standard for 2.5 V, CMOS. The 3877 device is organized into two banks of 5-bit,
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJESD73420017STANDARDFORDESCRIPTIONOF386725VDUAL5BIT2PORTDDRFETSWITCH73867 描述 标准 25 双重 比特 端口 DDR

链接地址:http://www.mydoc123.com/p-807260.html