JEDEC JEP176-2018 ADAPTER TEST BOARD RELIABILITY TEST GUIDELINES.pdf
《JEDEC JEP176-2018 ADAPTER TEST BOARD RELIABILITY TEST GUIDELINES.pdf》由会员分享,可在线阅读,更多相关《JEDEC JEP176-2018 ADAPTER TEST BOARD RELIABILITY TEST GUIDELINES.pdf(22页珍藏版)》请在麦多课文档分享上搜索。
1、 JEDEC PUBLICATION ADAPTER TEST BOARD RELIABILITY TEST GUIDELINES JEP176 JANUARY 2018 JEDEC SOLID STATE TECHNOLOGY ASSOCIATION NOTICE JEDEC standards and publications contain material that has been prepared, reviewed, and approved through the JEDEC Board of Directors level and subsequently reviewed
2、and approved by the JEDEC legal counsel. JEDEC standards and publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating interchangeability and improvement of products, and assisting the purchaser in selecting and ob
3、taining with minimum delay the proper product for use by those other than JEDEC members, whether the standard is to be used either domestically or internationally. JEDEC standards and publications are adopted without regard to whether or not their adoption may involve patents or articles, materials,
4、 or processes. By such action JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC standards or publications. The information included in JEDEC standards and publications represents a sound approach to product specification
5、 and application, principally from the solid state device manufacturer viewpoint. Within the JEDEC organization there are procedures whereby a JEDEC standard or publication may be further processed and ultimately become an ANSI standard. No claims to be in conformance with this standard may be made
6、unless all requirements stated in the standard are met. Inquiries, comments, and suggestions relative to the content of this JEDEC standard or publication should be addressed to JEDEC at the address below, or refer to www.jedec.org under Standards and Documents for alternative contact information. P
7、ublished by JEDEC Solid State Technology Association 2018 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107 This document may be downloaded free of charge; however JEDEC retains the copyright on this material. By downloading this file the individual agrees not to charge for or resell t
8、he resulting material. PRICE: Contact JEDEC Printed in the U.S.A. All rights reserved PLEASE! DONT VIOLATE THE LAW! This document is copyrighted by JEDEC and may not be reproduced without permission. For information, contact: JEDEC Solid State Technology Association 3103 North 10th Street Suite 240
9、South Arlington, VA 22201-2107 or refer to www.jedec.org under Standards-Documents/Copyright Information. JEDEC Publication No. 176 -i- ADAPTER TEST BOARD RELIABILITY TEST GUIDELINES FOR INTEGRATED CIRCUITS CONTENTS Introduction 1 1 Scope 2 2 Terms and definitions 2 3 Reference documents 3 4 General
10、 requirements 5 4.1 Objective 5 4.2 Stress/test parameters 5 4.3 Electrical Test 5 5 Adapter test board design 5 6 Recommended reliability tests 7 6.1 General tests 7 6.2 Mounting IC components on adapter test boards & preconditioning recommendations 7 6.3 Temperature cycling (TC) recommendations 8
11、6.4 Highly accelerated stress test recommendations 9 6.5 High temperature storage life recommendations 9 6.6 High temperature operation life recommendations 6.7 Non-volatile memory endurance cycling and data retention recommendations 9 9 6.8 Failure analysis recommendations 10 Annex A (informative)
12、Examples of adapter test board designs 11 Annex B (informative) Optical inspection criteria 15 JEDEC Publication No. 176 -ii- Introduction Traditionally, integrated circuits packaged in through-hole packages and surface mount packages can be placed directly into Automatic Test Equipment (ATE) for el
13、ectrical test for reliability tests and production. However, for solder-bump-based packages, this test method becomes challenging. One alternative method of performing electrical tests and reliability tests is to mount integrated circuits in solder bump-based-packages onto adapter test boards, which
14、 enables the connection between the integrated circuit devices to the biased reliability boards and ATE. Chip-Scale Packages (CSP), Flip-Chip Die that are to be assembled directly to boards, and other Fine-Pitch Packages (FPP) may benefit from use of an electrical test adapter board for component-le
15、vel reliability testing. This document provides guidelines on testing of integrated circuit devices mounted on adapter test boards specifically for the purpose of performing reliability tests to identify component-level failure mechanisms. The use of adapter test boards is a lower cost alternative t
16、o using custom sockets on the biased reliability boards and ATE interface boards. This publication recommends that JESD47 or another JEDEC qualification standard be used. This document augments those requirements with guidance on some testing that may be preferable to execute in a format where the s
17、upplied device is mounted on an adapter test board either for the purpose of handling efficiency through the reliability stress or electrical test evaluations. The reliability stress test is performed to assess the robustness of the chip-scale, flip-chip, and fine-pitch package manufacturing process
18、 and/or to determine whether there are chip-package interaction effects. These considerations apply to devices in chip-scale packaging, flip-chip direct attach, and fine-pitch packages. This document also offers guidelines for mitigating the risk of adapter test-board-related failure mechanisms. JED
19、EC Publication No. 176 Page 1 ADAPTER TEST BOARD RELIABILITY TEST GUIDELINES (From JEDEC Board Ballot JCB-17-36, formulated under the cognizance of the JC-14.3 Subcommittee on Silicon Devices Reliability Qualification and Monitoring.) 1 Scope This publication describes guidelines for applying JEDEC
20、reliability tests and recommended testing procedures to integrated circuits that require adapter test boards for electrical and reliability testing. These tests are used frequently in qualifying integrated circuits as a new product, a product family, or as products in a process which is being change
21、d. Integrated circuit devices in various packages that cannot be tested directly with the Automated Test Equipment (ATE) are each mounted on an adapter test board for testing. Some common devices mounted on adapter test boards for test purposes are Chip-Scale Package, Flip-Chip Die, and Fine-Pitch P
22、ackage devices (e.g., 64-Lead QFN package with 0.50-mil lead pitch). This document provides guidelines for adapter test board-level reliability tests, recommended testing procedures, test board designs, and construction materials. It is aimed to provide a reproducible assessment of the reliability p
23、erformance of integrated circuit devices while duplicating the failure modes normally observed during product life cycle. The reliability test recommendations do not apply to the following: a) Integrated circuits that are stressed and/or tested in an electrical socket. b) WLCSP devices that are stre
24、ssed and/or tested using a wafer-level probe card. c) Second-level solder joint reliability tests such as drop test, thermal cycle test, bend test, etc. These reliability tests are capable of evaluating and simulating package and device failures in an accelerated manner compared to use conditions. T
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJEP1762018ADAPTERTESTBOARDRELIABILITYTESTGUIDELINESPDF

链接地址:http://www.mydoc123.com/p-807001.html