DLA DSCC-VID-V62 12624-2012 MICROCIRCUIT LINEAR LOW VOLTAGE 1 10 LVPECL WITH SELECTABLE INPUT CLOCK DRIVER MONOLITHIC SILICON.pdf
《DLA DSCC-VID-V62 12624-2012 MICROCIRCUIT LINEAR LOW VOLTAGE 1 10 LVPECL WITH SELECTABLE INPUT CLOCK DRIVER MONOLITHIC SILICON.pdf》由会员分享,可在线阅读,更多相关《DLA DSCC-VID-V62 12624-2012 MICROCIRCUIT LINEAR LOW VOLTAGE 1 10 LVPECL WITH SELECTABLE INPUT CLOCK DRIVER MONOLITHIC SILICON.pdf(15页珍藏版)》请在麦多课文档分享上搜索。
1、 REVISIONS LTR DESCRIPTION DATE APPROVED Prepared in accordance with ASME Y14.24 Vendor item drawing REV PAGE REV PAGE REV STATUS OF PAGES REV PAGE 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 PMIC N/A PREPARED BY RICK OFFICER DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 http:/www.landandmaritime.dla.mil/
2、 Original date of drawing YY-MM-DD CHECKED BY RAJESH PITHADIA TITLE MICROCIRCUIT, LINEAR, LOW VOLTAGE 1:10 LVPECL WITH SELECTABLE INPUT CLOCK DRIVER, MONOLITHIC SILICON 12-12-21 APPROVED BY CHARLES F. SAFFLE SIZE A CODE IDENT. NO. 16236 DWG NO. V62/12624 REV PAGE 1 OF 15 AMSC N/A 5962-V079-12 Provid
3、ed by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/12624 REV PAGE 2 1. SCOPE 1.1 Scope. This drawing documents the general requirements of a high performance low voltage 1:10 LVPECL
4、with selectable input clock driver microcircuit, with an operating temperature range of -55C to +125C. 1.2 Vendor Item Drawing Administrative Control Number. The manufacturers PIN is the item of identification. The vendor item drawing establishes an administrative control number for identifying the
5、item on the engineering documentation: V62/12624 - 01 X E Drawing Device type Case outline Lead finish number (See 1.2.1) (See 1.2.2) (See 1.2.3) 1.2.1 Device type(s). Device type Generic Circuit function 01 CDCLVP111-EP Low voltage 1:10 low voltage positive emitter coupled logic (LVPECL) with selec
6、table input clock driver 1.2.2 Case outline(s). The case outline(s) are as specified herein. Outline letter Number of pins JEDEC PUB 95 Package style X 32 See figure 1 Plastic quad flat pack 1.2.3 Lead finishes. The lead finishes are as specified below or other lead finishes as provided by the devic
7、e manufacturer: Finish designator Material A Hot solder dip B Tin-lead plate C Gold plate D Palladium E Gold flash palladium Z Other Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG
8、NO. V62/12624 REV PAGE 3 1.3 Absolute maximum ratings. 1/ Supply voltage (VCC) (relative to VEE) . -0.3 V to 4.6 V Input voltage (VIN) -0.3 V to VCC+ 0.5 V Output voltage (VOUT) . -0.3 V to VCC+ 0.5 V Input current (IIN) . 20 mA Negative supply voltage (VEE) (relative to VCC) -4.6 V to 0.3 V Sink/so
9、urce current (IBB) -1 mA to 1 mA DC output current (IO) -50 mA Storage temperature range (TSTG) -65C to +150C Maximum operating junction temperature (TJ) . +150C 1.4 Recommended operating conditions. 2/ Supply voltage (VCC) (relative to VEE) . 2.375 V to 3.8 V Operating junction temperature range (T
10、J) -55C to +125C 1/ Stresses beyond those listed under “absolute maximum rating” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not imp
11、lied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 2/ Use of this product beyond the manufacturers design rules or stated parameters is done at the users risk. The manufacturer and/or distributor maintain no responsibility or liability for product
12、 used beyond the stated limits. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/12624 REV PAGE 4 1.5 Package thermal impedance. Thermal metric Symbol Test condition Limit Un
13、it Thermal resistance, junction-to-ambient 3/ JA0 LFM 74 C/W 150 LFM 66 C/W 250 LFM 64 C/W 500 LFM 61 C/W Thermal resistance, junction-to-case (top) JC39 C/W 2. APPLICABLE DOCUMENTS JEDEC Solid State Technology Association JEDEC PUB 95 Registered and Standard Outlines for Semiconductor Devices EIA/J
14、EDEC 51-7 High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages (Applications for copies should be addressed to the Electronic Industries Alliance, 2500 Wilson Boulevard, Arlington, VA 22201-3834 or online at http:/www.jedec.org) 3. REQUIREMENTS 3.1 Marking. Parts shall be
15、 permanently and legibly marked with the manufacturers part number as shown in 6.3 herein and as follows: A. Manufacturers name, CAGE code, or logo B. Pin 1 identifier C. ESDS identification (optional) 3.2 Unit container. The unit container shall be marked with the manufacturers part number and with
16、 items A and C (if applicable) above. 3.3 Electrical characteristics. The maximum and recommended operating conditions and electrical performance characteristics are as specified in 1.3, 1.4, and table I herein. 3.4 Design, construction, and physical dimension. The design, construction, and physical
17、 dimensions are as specified herein. 3.5 Diagrams. 3.5.1 Case outline. The case outline shall be as shown in 1.2.2 and figure 1. 3.5.2 Terminal connections. The terminal connections shall be as shown in figure 2. 3.5.3 Truth table. The truth table shall be as shown in figure 3. _ 3/ According to JED
18、EC 51-7 standard. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/12624 REV PAGE 5 TABLE I. Electrical performance characteristics. 1/ Test Symbol Conditions VSUPPLY: VCC= 0
19、 V, VEE= -2.375 V to -3.8 V, unless otherwise specifiedTemperature, TJDevice type Limits Unit Min Max Supply internal current IEEAbsolute value of current -55C to +125C 01 35 85 mA Output and internal supply current ICCAll outputs terminated 50 to -55C, +25C 01 385 mA VCC 2 V +125C 405 Input current
20、 IIN Includes pull up/pull down resistors, -55C to +125C 01 -150 150 A VIH= VCC, VIL= VCC 2V Internally generated bias voltage VBBVEE= -3 V to -3.8 V, IBB= -0.2 mA -55C to +125C 01 -1.45 -1.125 V VEE= -2.375 V to -2.75 V, IBB= -0.2 mA -1.4 -1.1 High level input voltage (CLK_SEL) VIH-55C to +125C 01
21、-1.165 -0.88 V Low level input voltage (CLK_SEL) VIL-55C to +125C 01 -1.81 -1.475 V Input amplitude voltage (CLKn, CLKn ) VIDDifference of input, |VIH VIL| 2/ -55C to +125C 01 0.5 1.3 V Common mode voltage (CLKn, CLKn ) VCMDC offset relative to VEE-55C to +125C 01 VEE+ 1 -0.3 V High level output vol
22、tage VOHIOH= -21 mA -55C 01 -1.26 -0.85 V +25C -1.2 -0.85 +125C -1.15 -0.80 Low level output voltage VOLIOL= -5 mA +25C 01 -1.85 -1.425 V -55C, +125C -1.85 -1.25 Differential output voltage swing VODTerminated with 50 to VCC 2 V, see figure 4 -55C to +125C 01 400 mV See footnotes at end of table. Pr
23、ovided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/12624 REV PAGE 6 TABLE I. Electrical performance characteristics Continued. 1/ Test Symbol Conditions VSUPPLY: VCC= 2.375 V to
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- DLADSCCVIDV62126242012MICROCIRCUITLINEARLOWVOLTAGE110LVPECLWITHSELECTABLEINPUTCLOCKDRIVERMONOLITHICSILICONPDF

链接地址:http://www.mydoc123.com/p-689352.html