DLA DSCC-VID-V62 09628 REV A-2010 MICROCIRCUIT DIGITAL-LINEAR LOW POWER 8-CHANNEL SERIAL 10 BIT ANALOG TO DIGITAL CONVERTER MONOLITHIC SILICON.pdf
《DLA DSCC-VID-V62 09628 REV A-2010 MICROCIRCUIT DIGITAL-LINEAR LOW POWER 8-CHANNEL SERIAL 10 BIT ANALOG TO DIGITAL CONVERTER MONOLITHIC SILICON.pdf》由会员分享,可在线阅读,更多相关《DLA DSCC-VID-V62 09628 REV A-2010 MICROCIRCUIT DIGITAL-LINEAR LOW POWER 8-CHANNEL SERIAL 10 BIT ANALOG TO DIGITAL CONVERTER MONOLITHIC SILICON.pdf(23页珍藏版)》请在麦多课文档分享上搜索。
1、 REVISIONSLTR DESCRIPTION DATE APPROVEDA Add device types 02 and 03. Add three footnotes under paragraph 1.2.1. Add footnote under paragraph 6.3. - ro 10-01-21 C. SAFFLE Prepared in accordance with ASME Y14.24 Vendor item drawing REV PAGE REV A A A A A A PAGE 18 19 20 21 22 23 REV STATUS OF PAGES RE
2、V A A A A A A A A A A A A A A A A A PAGE 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 PMIC N/A PREPARED BY RICK OFFICER DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 Original date of drawing YY-MM-DD CHECKED BY RAJESH PITHADIA TITLE MICROCIRCUIT, DIGITAL-LINEAR, LOW POWER, 8-CHANNEL, SERIAL
3、10 BIT ANALOG TO DIGITAL CONVERTER, MONOLITHIC SILICON 09-09-01 APPROVED BY CHARLES F. SAFFLE SIZE A CODE IDENT. NO. 16236 DWG NO. V62/09628 REV A PAGE 1 OF 23 AMSC N/A 5962-V018-10 Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTE
4、R, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/09628 REV A PAGE 2 1. SCOPE 1.1 Scope. This drawing documents the general requirements of a low power 8-channel, serial, 10 bit analog to digital converter microcircuit, with an operating temperature range of -55C to +125C. 1.2 Vendo
5、r Item Drawing Administrative Control Number. The manufacturers PIN is the item of identification. The vendor item drawing establishes an administrative control number for identifying the item on the engineering documentation: V62/09628 - 01 X B Drawing Device type Case outline Lead finish number (S
6、ee 1.2.1) (See 1.2.2) (See 1.2.3) 1.2.1 Device type(s). Device type Generic Circuit function 01 1/ MAX149BMAP/PR Low power 8-channel, serial, 10 bit analog to digital converter 02 2/ MAX149BMAP/PR2 Low power 8-channel, serial, 10 bit analog to digital converter 03 3/ MAX149BMAP/PR3 Low power 8-chann
7、el, serial, 10 bit analog to digital converter 1.2.2 Case outline(s). The case outline(s) are as specified herein. Outline letter Number of pins JEDEC PUB 95 Package style X 20 MO-150 Shrink small outline 1.2.3 Lead finishes. The lead finishes are as specified below or other lead finishes as provide
8、d by the device manufacture: Finish designator Material A Hot solder dip B Tin-lead plateC Gold plateD PalladiumE Gold flash palladium Z Other _ 1/ Device type 01, 100% burn-in and 100% testing at room, hot, and cold temperatures. 2/ Device type 02, 100% testing at room, hot, and cold temperatures.
9、3/ Device type 03, 100% testing at room temperature only, guaranteed by design to the limits specified in table I for hot and cold temperatures. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A COD
10、E IDENT NO. 16236 DWG NO. V62/09628 REV A PAGE 3 1.3 Absolute maximum ratings. 4/ VDDto AGND, DGND -0.3 V to +6 V AGND to DGND . -0.3 V to +0.3 V CH0 CH7, COM to AGND, DGND . -0.3 V to (VDD+ 0.3 V) VREF, REFADJ to AGND -0.3 V to (VDD+ 0.3 V) Digital inputs to DGND . -0.3 V to +6 V Digital outputs to
11、 DGND . -0.3 V to (VDD+ 0.3 V) Digital output sink current . 25 mA Storage temperature range (TSTG) -60C to +150C Lead temperature (soldering, 10 seconds) . +300C Junction temperature range (TJ) +150C Electrostatic discharge (ESD): Human body model (HBM) . 800 V Moisture sensitivity level (MSL) Leve
12、l 1 1.4 Recommended operating conditions. 5/ Operating free-air temperature range (TA) . -55C to +125C 1.5 Thermal data table. Case outline letter X X Unit PC board Single layer Multi-layer 6/ Power dissipation (PD), maximum at +70C 640 952 mW Power dissipation (PD) derating above +70C 8.0 11.9 mW/C
13、 Thermal resistance, junction to case (JC) 33 32 C/W Thermal resistance, junction to ambient (JA) 125 84 C/W 4/ Stresses beyond those listed under “absolute maximum rating” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any
14、 other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. 5/ Use of this product beyond the manufacturers design rules or stated parameters is done at the users r
15、isk. The manufacturer and/or distributor maintain no responsibility or liability for product used beyond the stated limits. 6/ Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal c
16、onsiderations, refer to www.maxim- Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/09628 REV A PAGE 4 2. APPLICABLE DOCUMENTS JEDEC PUB 95 Registered and Standard
17、Outlines for Semiconductor Devices JEDEC JESD51-7 High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages (Applications for copies should be addressed to the Electronic Industries Alliance, 2500 Wilson Boulevard, Arlington, VA 22201-3834 or online at http:/www.jedec.org) 3.
18、REQUIREMENTS 3.1 Marking. Parts shall be permanently and legibly marked with the manufacturers part number as shown in 6.3 herein and as follows: A. Manufacturers name, CAGE code, or logo B. Pin 1 identifier C. ESDS identification (optional) 3.2 Unit container. The unit container shall be marked wit
19、h the manufacturers part number and with items A and C (if applicable) above. 3.3 Electrical characteristics. The maximum and recommended operating conditions and electrical performance characteristics are as specified in 1.3, 1.4, and table I herein. 3.4 Design, construction, and physical dimension
20、. The design, construction, and physical dimensions are as specified herein. 3.5 Diagrams. 3.5.1 Case outline. The case outline shall be as shown in 1.2.2 and figure 1. 3.5.2 Terminal connections. The terminal connections shall be as shown in figure 2. 3.5.3 Truth tables. The truth tables shall be a
21、s shown in figure 3. 3.5.4 Block diagram. The block diagram shall be as shown in figure 4. 3.5.5 Load circuits. The load circuits shall be as shown in figures 5 and 6. 3.5.6 Timing waveforms. The timing waveforms shall be as shown in figure 7. Provided by IHSNot for ResaleNo reproduction or networki
22、ng permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/09628 REV A PAGE 5 TABLE I. Electrical performance characteristics. 1/ Test Symbol Conditions 2/Temperature, TA Device type Limits Unit Min Max DC accuracy 3/ Resolution -
23、55C to +125C 01,02,03 10 Bits Relative accuracy 4/ INL -55C to +125C 01,02,03 1.0 LSB Differential nonlinearity DNL No missing codes over temperature -55C to +125C 01,02,03 1 LSB Offset error OE -55C to +125C 01,02,03 2 LSB Gain error 5/ AE -55C to +125C 01,02,03 2 LSB Gain temperature coefficient A
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- DLADSCCVIDV6209628REVA2010MICROCIRCUITDIGITALLINEARLOWPOWER8CHANNELSERIAL10BITANALOGTODIGITALCONVERTERMONOLITHICSILICONPDF

链接地址:http://www.mydoc123.com/p-689290.html