SMPTE RP 178-2004 Serial Digital Interface Checkfield for 10-Bit 4 2 2 Component and 4fsc Composite Digital Signals《10位4 2 2分量和4fsc复合数字信号的串行数字接口检验区》.pdf
《SMPTE RP 178-2004 Serial Digital Interface Checkfield for 10-Bit 4 2 2 Component and 4fsc Composite Digital Signals《10位4 2 2分量和4fsc复合数字信号的串行数字接口检验区》.pdf》由会员分享,可在线阅读,更多相关《SMPTE RP 178-2004 Serial Digital Interface Checkfield for 10-Bit 4 2 2 Component and 4fsc Composite Digital Signals《10位4 2 2分量和4fsc复合数字信号的串行数字接口检验区》.pdf(5页珍藏版)》请在麦多课文档分享上搜索。
1、 1 Scope This practice specifies digital test signals suitable for evaluating the low-frequency response of equipment handling serial digital video signals as defined by ANSI/SMPTE 259M. These test signals are fully valid digital component video as defined in ANSI/SMPTE 125M. They are also useful di
2、gital composite video signals suitable for testing serial equipment in an out-of-service mode. Although a range of signals will produce the desired low-frequency effects, two specific signals are defined to test cable equalization and phase locked loop (PLL) lock-in, respectively. 2 Normative refere
3、nces The following standards contain provisions which, through reference in this text, constitute provisions of this practice. At the time of publication, the editions indicated were valid. All standards are subject to revision, and parties to agreements based on this practice are encouraged to inve
4、stigate the possibility of applying the most recent edition of the standards indicated below. ANSI/SMPTE 125M-1995, Television Component Video Signal 4:2:2 Bit-Parallel Digital Interface ANSI/SMPTE 259M-1997, Television 10-Bit 4:2:2 Component and 4fsc NTSC Composite Digital Signals Serial Digital In
5、terface SMPTE 244M-2003, Television System M/NTSC Composite Video Signals Bit-Parallel Digital Interface 3 General considerations Stressing of the automatic equalizer is accomplished by using a signal with the maximum number of 1s or 0s with infrequent single clock periods with the other polarity. S
6、tressing of the phase locked loop is accomplished by using a signal with a maximum low-frequency content; that is, with maximum time between transitions. 3.1 Channel coding of the serial digital signal defined by ANSI/SMPTE 259M utilizes scrambling and encoding into NRZI (non-return to zero inverted
7、) accomplished by a concatenation of the following two functions: G1(X) = X9+ X4+ 1 G2(X) = X + 1 As a result of the channel coding, long runs of 0s in the G2(X) output data can be obtained when the scrambler, G1(X), is in a certain state at the time when specific data words arrive. That certain sta
8、te will be present on a regular basis; therefore, continuous application of the specific data words will regularly produce the low-frequency effects (see annex A). 3.2 Although the longest run of parallel data 0s will occur during the EAV/SAV for component signals and the TRS-ID for composite signal
9、s, the probability of coincidence with the required scrambler state to permit either stressing condition to occur is small. The amount of low-frequency effect is so time limited that equalizers and phase locked loops are not maximally stressed. Page 1 of 5 pages RP 178-2004 Revision of RP 178-1996 C
10、opyright 2004 by THE SOCIETY OF MOTION PICTURE AND TELEVISION ENGINEERS 595 W. Hartsdale Ave., White Plains, NY 10607 (914) 761-1100 Approved November 30, 2004 SMPTE RECOMMENDED PRACTICE Serial Digital Interface Checkfield for 10-Bit 4:2:2 Component and 4fsc Composite Digital Signals RP 178-2004 Pag
11、e 2 of 5 pages 3.3 In the data portions of digital video signals (that is, all samples except the EAV, SAV, and ANC data flags), the sample values are restricted to exclude data levels 0 to 3 and 1020 to 1023 (000hto 003hand 3FChto 3FFhin the hexadecimal representation). The result of this restricti
12、on is that the longest run of 0s, at the input to the scrambler is 16, occurring when a sample of value 200his followed by a sample of value between 004hand 007h. This situation can produce up to 26 0s at the encoder output which is also not a maximally stressed case. 3.4 Other specific data words i
13、n combination with specific scrambler states can produce a repetitive low-frequency serial output signal until the next EAV or TRS-ID is received to change the state of the scrambler. It is these combinations of data words that form the basis for the test signals defined by this practice. 3.5 Becaus
14、e of the Y/C interleaved nature of the component digital signal, it is possible to obtain nearly all combinations of sample word pairs by defining a particular flat color field in a noise-free environment. It is such sample word pairs which will produce the desired low-frequency effect. Because of t
15、he non-interleaved nature of the composite digital signal, such pairs will produce a square wave at one-half the clock frequency which is not a valid signal, but may be used for out-of-service testing. 4 Checkfield data 4.1 Receiver equalizer testing is accomplished by producing a serial digital sig
16、nal with maximum dc content. Applying the sequence 300h, 198hcontinuously during the active line will produce a signal of 19 high (low) states followed by 1 low (high) state in a repetitive manner once the scrambler attains the required starting condition. Either polarity of the signal will be obtai
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- SMPTERP1782004SERIALDIGITALINTERFACECHECKFIELDFOR10BIT422COMPONENTAND4FSCCOMPOSITEDIGITALSIGNALS10 422

链接地址:http://www.mydoc123.com/p-1046411.html