DLA DSCC-VID-V62 09643-2010 MICROCIRCUIT DIGITAL DIGITAL MEDIA SYSTEM ON CHIP (DMSoC) MONOLITHIC SILICON.pdf
《DLA DSCC-VID-V62 09643-2010 MICROCIRCUIT DIGITAL DIGITAL MEDIA SYSTEM ON CHIP (DMSoC) MONOLITHIC SILICON.pdf》由会员分享,可在线阅读,更多相关《DLA DSCC-VID-V62 09643-2010 MICROCIRCUIT DIGITAL DIGITAL MEDIA SYSTEM ON CHIP (DMSoC) MONOLITHIC SILICON.pdf(49页珍藏版)》请在麦多课文档分享上搜索。
1、 REVISIONSLTR DESCRIPTION DATE APPROVEDPrepared in accordance with ASME Y14.24 Vendor item drawing REV PAGE 40 41 42 43 44 45 46 47 48 49 REV PAGE 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 REV STATUS OF PAGES REV PAGE 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 PMIC N/A PREPARE
2、D BY Phu H. Nguyen DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43218-3990 http:/www.dscc.dla.mil Original date of drawing YY MM DD CHECKED BY Phu H. Nguyen TITLE MICROCIRCUIT, DIGITAL, DIGITAL MEDIA SYSTEM ON CHIP (DMSoC), MONOLITHIC SILICON 10-04-06 APPROVED BY Thomas M. Hess SIZE A CODE IDENT.
3、NO. 16236 DWG NO. V62/09643 REV PAGE 1 OF 49 AMSC N/A 5962-V039-10 .Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/09643 REV PAGE 2 1. SCOPE 1.1 Scope. This drawi
4、ng documents the general requirements of a high performance Digital Media System on Chip (DMSoC) microcircuit, with an operating temperature range of -55C to +125C. 1.2 Vendor Item Drawing Administrative Control Number. The manufacturers PIN is the item of identification. The vendor item drawing est
5、ablishes an administrative control number for identifying the item on the engineering documentation: V62/09643 - 01 X E Drawing Device type Case outline Lead finish number (See 1.2.1) (See 1.2.2) (See 1.2.3) 1.2.1 Device type(s). 1/ Device type Generic Clock Rat Circuit function 01 SM320DM355-EP 216
6、 MHz Digital Media System on Chip (DMSoC) 1.2.2 Case outline(s). The case outlines are as specified herein. Outline letter Number of pins Package style X 337 Plastic ball grid array 1.2.3 Lead finishes. The lead finishes are as specified below or other lead finishes as provided by the device manufac
7、turer: Finish designator Material A Hot solder dip B Tin-lead plateC Gold plateD PalladiumE Gold flash palladium Z Other 1/ Users are cautioned to review the manufacturers data manual for additional user information relating to this device. Provided by IHSNot for ResaleNo reproduction or networking
8、permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/09643 REV PAGE 3 1.3 Absolute maximum ratings. 2/ 3/ Supply voltage ranges: All 1.3 V supplies . -0.5 V to 1.7 V All digital 1.8 V supplies . -0.5 V to 2.8 V All analog 1.8 V
9、 supplies -0.5 V to 1.89 V All 3.3 V supplies . -0.5 V to 4.4 V Input voltage ranges, (VI): All 1.8 V I/Os -0.5 V to 2.3 V All 3.3 V I/Os -0.5 V to 3.8 V VBUS . 0.0 V to 5.5 V Clamp current for input or output, (Iclamp) -20 mA to +20 mA 4/ Operating case temperature ranges, (TC): Device type: 01 -55
10、C to +125C Storage temperature range, (TSTG) -65C to +150C 1.4 Recommended operating conditions. 5/ Supply voltage: Supply voltage, Core (CVDD) 1.235 V to 1.365 V Supply voltage, PLL1 (VDDA_PLL1) . 1.235 V to 1.365 V Supply voltage, PLL2 (VDDA_PLL2) . 1.235 V to 1.365 V Supply voltage, USB digital (
11、VDDD13_USB) 1.235 V to 1.365 V Supply voltage, USB analog (VDDA13_USB) . 1.235 V to 1.365 V Supply voltage, USB analog (VDDA33_USB) . 3.135 V to 3.465 V Supply voltage, USB common PLL (VDDA33_USB_PLL) . 3.135 V to 3.465 V Supply voltage, DDR2/MDDR (VDD_DDR) 1.71 V to 1.89 V Supply voltage, DDR DLL A
12、nalog (VDDA33_DDRDLL) 3.135 V to 3.465 V Supply voltage, Digital video in (VDD_VIN) 3.135 V to 3.465 V Supply voltage, Digital video out (VDD_VOUT) . 3.135 V to 3.465 V Supply voltage, DAC analog (VDDA18_DAC) 1.71 V to 1.89 V Supply voltage, I/Os (VDD) 3.135 V to 3.465 V Supply ground: Supply ground
13、, Core, USB digital (VSS) . 0 V Supply ground, PLL1 (VSSA_PLL1) 0 V Supply ground, PLL2 (VSSA_PLL2) 0 V Supply ground, USB (VSS_USB) . 0 V Supply ground, DLL (VSSA_DLL) . 0 V Supply ground, DAC analog (VSSA_DAC) 0 V MXI1 osc ground, (VSS_MX1) 0 V MXI2 osc ground, (VSS_MX2) 0 V 6/ Supply ground, (VSS
14、) . 0 V 6/ 2/ Stresses beyond those listed under “absolute maximum rating” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied.
15、Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 3/ All voltage values are with respect to VSS. 4/ Clamp current flows from an input or putput pad to a supply rail through a clamp circuit or an intrinsic diode. Positive current results from an applied
16、 input or output voltage that is more than 0.5 V higher (more positive) than the supply voltage, VDD/VDDA_PLL1/2/VDD_USB/VDD_DDR for dual supply macros. Negative results from an applied voltage that is more than 0.5 V less (more negative) than the VSSvoltage. 5/ Use of this product beyond the manufa
17、cturers design rules or stated parameters is done at the users risk. The manufacturer and/or distributor maintain no responsibility or liability for product used beyond the stated limits. 6/ Oscillator ground must be kept separate from other grounds and connected directly to the crystal load capacit
18、or ground (see manufacturer data for more details). Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/09643 REV PAGE 4 1.4 Recommended operating conditions - Continu
19、ed. Minimum high level input voltage, (VIH) 2.0 V 7/ Maximum low level input voltage, (VIL) . 0.8 V 7/ DAC: 8/ DAC reference voltage, (VREF) 450 TYP mV DAC full scale current adjust resistor, (RBIAS) 2550 TYP Output resistor, (RLOAD) . 499 TYP Bypass capacitor, (CBG) 0.1 TYP F Video buffer 8/ Output
20、 resistor (ROUT), between TVOUT and VFB pins (ROUT) . 1070 TYP Feed back resistor, between VFB and IOUT pins, (RFB) . 1000 TYP DAC full scale current adjust resistor, (RBIAS) 2550 TYP Bypass capacitor, (CBG) 0.1 F USB: USB external charge pump input (USB_VBUS) 4.85 V to 5.25 V USB reference resistor
21、, (R1) . 9.9 k to 10.1 k 9/ Operating case temperature (TC): 10/ Device type 01 -55C to +125C Thermal resistance characteristics for case outline X C/W 11/ Junction to case RJC7.2 Junction to board RJB11.4Junction to free air RJA27.0 Junction to package top PsiJT 0.1 Junction to board PsiJB 11.3 2.
22、APPLICABLE DOCUMENTS JEDEC PUB 95 Registered and Standard Outlines for Semiconductor Devices EIA/JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions Natural Convection (Still air). EIA/JESD51-3 Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages. EIA/J
23、ESD51-7 High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages (Applications for copies should be addressed to the Electronic Industries Alliance, 2500 Wilson Boulevard, Arlington, VA 22201-3834 or online at http:/www.jedec.org) _ 7/ These I/O specifications apply to regula
24、r 3.3 V I/Os and do not apply to DDR2/mDDR, USB I/Os are 1.8 V I/Os and adhere to USB2.0 spec. 8/ See manufacturer data for more information. Also, resistors should be E-96 spec line (3 digits with 1% accuracy). 9/ Connect USB_R1 to VSS_USB_REF via 10 K, 1% resistor placed as close to the device as
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- DLADSCCVIDV62096432010MICROCIRCUITDIGITALDIGITALMEDIASYSTEMONCHIPDMSOCMONOLITHICSILICONPDF

链接地址:http://www.mydoc123.com/p-689301.html