Introduction toCMOS VLSIDesignLayout, Fabrication, and .ppt
《Introduction toCMOS VLSIDesignLayout, Fabrication, and .ppt》由会员分享,可在线阅读,更多相关《Introduction toCMOS VLSIDesignLayout, Fabrication, and .ppt(48页珍藏版)》请在麦多课文档分享上搜索。
1、Introduction to CMOS VLSI Design Layout, Fabrication, and Elementary Logic Design,Fabrication and Layout,Slide 2,Introduction,Integrated circuits: many transistors on one chip. Very Large Scale Integration (VLSI): very many Metal Oxide Semiconductor (MOS) transistor Fast, cheap, low-power transistor
2、s Complementary: mixture of n- and p-type leads to less power Today: How to build your own simple CMOS chip CMOS transistors Building logic gates from transistors Transistor layout and fabrication Rest of the course: How to build a good CMOS chip,Fabrication and Layout,Slide 3,Silicon Lattice,Transi
3、stors are built on a silicon substrate Silicon is a Group IV material Forms crystal lattice with bonds to four neighbors,Fabrication and Layout,Slide 4,Dopants,Silicon is a semiconductor Pure silicon has no free carriers and conducts poorly Adding dopants increases the conductivity Group V: extra el
4、ectron (n-type) Group III: missing electron, called hole (p-type),Fabrication and Layout,Slide 5,p-n Junctions,A junction between p-type and n-type semiconductor forms a diode. Current flows only in one direction,Fabrication and Layout,Slide 6,nMOS Transistor,Four terminals: gate, source, drain, bod
5、y Gate oxide body stack looks like a capacitor Gate and body are conductors SiO2 (oxide) is a very good insulator Called metal oxide semiconductor (MOS) capacitor Even though gate is no longer made of metal,Fabrication and Layout,Slide 7,nMOS Operation,Body is commonly tied to ground (0 V) When the
6、gate is at a low voltage: P-type body is at low voltage Source-body and drain-body diodes are OFF No current flows, transistor is OFF,Fabrication and Layout,Slide 8,nMOS Operation,When the gate is at a high voltage: Positive charge on gate of MOS capacitor Negative charge attracted to body Inverts a
7、 channel under gate to n-type Now current can flow through n-type silicon from source through channel to drain, transistor is ON,Fabrication and Layout,Slide 9,pMOS Transistor,Similar, but doping and voltages reversed Body tied to high voltage (VDD) Gate low: transistor ON Gate high: transistor OFF
8、Bubble indicates inverted behavior,Fabrication and Layout,Slide 10,Power Supply Voltage,GND = 0 V In 1980s, VDD = 5V VDD has decreased in modern processes High VDD would damage modern tiny transistors Lower VDD saves power VDD = 3.3, 2.5, 1.8, 1.5, 1.2, 1.0, ,Fabrication and Layout,Slide 11,Transist
9、ors as Switches,We can view MOS transistors as electrically controlled switches Voltage at gate controls path from source to drain,Fabrication and Layout,Slide 12,CMOS Inverter,Fabrication and Layout,Slide 13,CMOS Inverter,Fabrication and Layout,Slide 14,CMOS Inverter,Fabrication and Layout,Slide 15
10、,CMOS NAND Gate,Fabrication and Layout,Slide 16,CMOS NAND Gate,Fabrication and Layout,Slide 17,CMOS NAND Gate,Fabrication and Layout,Slide 18,CMOS NAND Gate,Fabrication and Layout,Slide 19,CMOS NAND Gate,Fabrication and Layout,Slide 20,CMOS NOR Gate,Fabrication and Layout,Slide 21,3-input NAND Gate,
11、Y pulls low if ALL inputs are 1 Y pulls high if ANY input is 0,Fabrication and Layout,Slide 22,3-input NAND Gate,Y pulls low if ALL inputs are 1 Y pulls high if ANY input is 0,Fabrication and Layout,Slide 23,CMOS Fabrication,CMOS transistors are fabricated on silicon wafer Lithography process simila
12、r to printing press On each step, different materials are deposited or etched Easiest to understand by viewing both top and cross-section of wafer in a simplified manufacturing process,Fabrication and Layout,Slide 24,Inverter Cross-section,Typically use p-type substrate for nMOS transistor Requires
13、n-well for body of pMOS transistors Several alternatives: SOI, twin-tub, etc.,Fabrication and Layout,Slide 25,Well and Substrate Taps,Substrate must be tied to GND and n-well to VDD Metal to lightly-doped semiconductor forms poor connection called Shottky Diode Use heavily doped well and substrate c
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
2000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- INTRODUCTIONTOCMOSVLSIDESIGNLAYOUT FABRICATION ANDPPT

链接地址:http://www.mydoc123.com/p-376748.html