JEDEC JESD245B 01-2017 Byte Addressable Energy Backed Interface.pdf
《JEDEC JESD245B 01-2017 Byte Addressable Energy Backed Interface.pdf》由会员分享,可在线阅读,更多相关《JEDEC JESD245B 01-2017 Byte Addressable Energy Backed Interface.pdf(150页珍藏版)》请在麦多课文档分享上搜索。
1、 JEDEC STANDARD Byte Addressable Energy Backed Interface JESD245B.01 (Revision of JESD245B, July 2017) SEPTEMBER 2017 JEDEC SOLID STATE TECHNOLOGY ASSOCIATION NOTICE JEDEC standards and publications contain material that has been prepared, reviewed, and approved through the JEDEC Board of Directors
2、level and subsequently reviewed and approved by the JEDEC legal counsel. JEDEC standards and publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating interchangeability and improvement of products, and assisting t
3、he purchaser in selecting and obtaining with minimum delay the proper product for use by those other than JEDEC members, whether the standard is to be used either domestically or internationally. JEDEC standards and publications are adopted without regard to whether or not their adoption may involve
4、 patents or articles, materials, or processes. By such action JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC standards or publications. The information included in JEDEC standards and publications represents a sound a
5、pproach to product specification and application, principally from the solid state device manufacturer viewpoint. Within the JEDEC organization there are procedures whereby a JEDEC standard or publication may be further processed and ultimately become an ANSI standard. No claims to be in conformance
6、 with this standard may be made unless all requirements stated in the standard are met. Inquiries, comments, and suggestions relative to the content of this JEDEC standard or publication should be addressed to JEDEC at the address below, or refer to www.jedec.org under Standards and Documents for al
7、ternative contact information. Published by JEDEC Solid State Technology Association 2017 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107 This document may be downloaded free of charge; however JEDEC retains the copyright on this material. By downloading this file the individual agre
8、es not to charge for or resell the resulting material. PRICE: Contact JEDEC Printed in the U.S.A. All rights reserved PLEASE! DONT VIOLATE THE LAW! This document is copyrighted by JEDEC and may not be reproduced without permission. For information, contact: JEDEC Solid State Technology Association 3
9、103 North 10th Street Suite 240 South Arlington, VA 22201-2107 or refer to www.jedec.org under Standards-Documents/Copyright Information. JEDEC Standard No. 245B.01 -i- BYTE ADDRESSABLE ENERGY BACKED INTERFACE (From JEDEC Board Ballot JCB-17-15, formulated under the cognizance of the JC-45.6 Subcomm
10、ittee on Hybrid Modules.) CONTENTS Foreword v Introduction . v 1 Scope 1 2 Normative References 1 3 Terms and definitions 2 3.1 Acronyms 2 3.2 Terms and Definitions . 3 3.3 Keywords . 4 3.4 Conventions . 5 4 Introduction 6 5 I2C 7 5.1 I2C Bus . 7 5.2 I2C transactions 7 5.3 Paging 10 5.4 Typed Block
11、Data 11 6 Serial Presence Detect 12 6.1 Byte Addressable Energy Backed Interface Discovery . 12 7 Features . 13 7.1 Controller Ready 13 7.2 Operations 13 7.2.1 Catastrophic Save operation . 13 7.2.2 Restore operation 15 7.2.3 Erase operation . 16 7.2.4 Arm operation . 16 7.2.5 Management operations
12、17 7.2.6 Set Energy Source Policy operation . 17 7.2.7 Set Event Notification operation . 17 7.2.8 Firmware operations . 18 7.2.9 Factory Default operation . 19 7.2.10 Reset Controller operation 20 7.2.11 Operational Unit operations 21 7.2.12 Atomic Arm and Erase operation . 21 7.2.13 Abort operatio
13、n . 22 7.3 Energy Source 23 7.3.1 Local Energy Source. 23 7.3.2 Tethered Energy Source . 23 7.3.3 Host Energy Source 23 7.3.4 Shared Energy Source . 23 7.3.5 Energy Source Policy . 24 7.4 Event Notification 24 JEDEC Standard No. 245B.01 -ii- 7.5 Error and Warning Thresholds 25 7.6 Module Firmware 25
14、 7.7 CRC Algorithm 28 7.8 Error Injection 29 7.9 Statistics . 29 7.10 Thermal 30 7.11 Host Area . 31 7.12 Vendor Log Page . 31 7.13 Vendor-Specific . 31 7.14 LCOM Interface 31 7.15 Label Data . 32 7.16 Catastrophic Save transition registers 32 8 Register Map 33 8.1 Page 0 register map 33 8.1.1 Pagin
15、g Mechanism registers . 36 8.1.2 Version registers . 37 8.1.3 Characteristics registers 39 8.1.4 Runtime Command registers 49 8.1.5 Runtime Command Status registers 54 8.1.6 Catastrophic Save registers . 62 8.1.7 Thresholds registers 64 8.1.8 Module registers . 67 8.1.9 NVM Subsystem registers 74 8.
16、2 Page 1 register map 75 8.2.1 Paging Mechanism registers . 76 8.2.2 Energy Source Version registers . 76 8.2.3 Energy Source Characteristics registers 77 8.2.4 Energy Source Runtime Command registers 79 8.2.5 Energy Source Runtime Command Status registers . 80 8.2.6 Energy Source registers 80 8.3 P
17、age 2 register map 81 8.3.1 Paging Mechanism registers . 83 8.3.2 Device Statistics registers . 83 8.3.3 Error Injection registers 92 8.3.4 Host Area registers . 96 8.4 Page 3 register map 98 8.4.1 Paging Mechanism registers . 99 8.4.2 Typed Block Data registers 100 8.4.3 Firmware Update registers 1
18、03 8.4.4 Byte and Word Transaction Data registers for Typed Block Data . 103 8.4.5 Block Transaction Data registers for Typed Blocked Data 108 8.5 Page 4 register map 109 8.5.1 OPEN_PAGE Offset 0x00. 109 8.5.2 PDA_SUPPORTED Offset 0x04 . 109 8.5.3 PDA_VALID Offset 0x05 . 109 8.5.4 MRx_SHARED registe
19、rs Offsets 0x10-0x11 to 0x1C-0x1D 110 8.6 Page 5 register map 110 JEDEC Standard No. 245B.01 -iii- 8.6.1 OPEN_PAGE Offset 0x00 111 8.6.2 MRx_PDA_SDRAMyy registers Offsets 0x10-0x11 to 0xFE-0xFF 111 8.7 Page 6 register map 111 8.7.1 OPEN_PAGE Offset 0x00. 111 8.7.2 RCD_FUNCTIONS_SUPPORTED0 Offset 0x0
20、4 111 8.7.3 RCD_FUNCTIONS_SUPPORTED1 Offset 0x05 112 8.7.4 RCD_FUNCTIONS_VALID0 Offset 0x06 112 8.7.5 RCD_FUNCTIONS_VALID1 Offset 0x07 112 8.7.6 Control word registers 112 8.8 Page 7 register map 113 8.8.1 OPEN_PAGE Offset 0x00. 113 8.8.2 Control word registers 113 8.9 Page 8 register map 113 8.9.1
21、OPEN_PAGE Offset 0x00. 113 8.9.2 Control word registers 113 8.10 Page 9 register map 114 8.10.1 OPEN_PAGE Offset 0x00. 114 8.10.2 Control word registers 114 9 Host Operation Workflows . 115 9.1 Controller Ready workflow . 115 9.2 Catastrophic Save workflow 115 9.3 Restore workflow 115 9.4 Arm workfl
22、ow . 116 9.5 Erase workflow 116 9.6 Abort Running Operation workflow 116 9.7 Firmware Update workflow . 117 9.8 Typed Block Data workflow . 122 9.8.1 Reading Typed Block Data workflow 123 9.8.2 Writing Typed Block Data workflow . 124 ANNEX A (normative) SDRAM and RCD Requirements for NVRDIMM-N Modul
23、es . 125 A.1 SDRAM and RCD requirements during a Catastrophic Save operation . 125 A.2 SDRAM and RCD requirements related to a Restore operation . 125 A.2.1 Overview . 125 A.2.2 Restore operation requirements . 125 A.2.3 Post-restore transition entry requirements . 126 A.2.4 Post-restore transition
24、exit requirements 131 ANNEX B (informative) revision history 135 B.1 Differences Between JESD245 (v1.0) and JESD245A (v2.0) 137 B.2 Differences Between JESD245A (v2.0) and this standard (JESD245B)(v2.1) . 135 JEDEC Standard No. 245B.01 -iv- FIGURES Figure 1: NVDIMM-N overview . 6 Figure 2: I2C Read
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJESD245B012017BYTEADDRESSABLEENERGYBACKEDINTERFACEPDF

链接地址:http://www.mydoc123.com/p-807150.html