DLA DSCC-VID-V62 11617 REV B-2012 MICROCIRCUIT FLOATNG POINT DIGITAL SIGNAL PROCESSOR MONOLITHIC SILICON.pdf
《DLA DSCC-VID-V62 11617 REV B-2012 MICROCIRCUIT FLOATNG POINT DIGITAL SIGNAL PROCESSOR MONOLITHIC SILICON.pdf》由会员分享,可在线阅读,更多相关《DLA DSCC-VID-V62 11617 REV B-2012 MICROCIRCUIT FLOATNG POINT DIGITAL SIGNAL PROCESSOR MONOLITHIC SILICON.pdf(46页珍藏版)》请在麦多课文档分享上搜索。
1、 REVISIONS LTR DESCRIPTION DATE APPROVED Prepared in accordance with ASME Y14.24 Vendor item drawing REV PAGE 40 41 42 43 44 45 46 REV PAGE 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 REV STATUS OF PAGES REV PAGE 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 PMIC N/A PREPARED BY Ph
2、u H. Nguyen DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 http:/www.dscc.dla.mil Original date of drawing YY MM DD CHECKED BY Phu H. Nguyen TITLE MICROCIRCUIT, FLOATNG POINT DIGITAL SIGNAL PROCESSOR, MONOLITHIC SILICON 12-03-22 APPROVED BY Thomas M. Hess SIZE A CODE IDENT. NO. 16236 DWG NO. V62/11
3、617 REV PAGE 1 OF 46 AMSC N/A 5962-V039-12 Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/11617 REV PAGE 2 1. SCOPE 1.1 Scope. This drawing documents the general requiremen
4、ts of a high performance floating point digital signal processor microcircuit, with an operating temperature range of -55C to +125C. 1.2 Vendor Item Drawing Administrative Control Number. The manufacturers PIN is the item of identification. The vendor item drawing establishes an administrative contr
5、ol number for identifying the item on the engineering documentation: V62/11617 - 01 X E Drawing Device type Case outline Lead finish number (See 1.2.1) (See 1.2.2) (See 1.2.3) 1.2.1 Device type(s). Device type Generic Circuit function 01 SM320C6727B-EP Floating point digital signal processor 1.2.2 C
6、ase outline(s). The case outlines are as specified herein. Outline letter Number of pins Package style X 256 Plastic ball grid array 1.2.3 Lead finishes. The lead finishes are as specified below or other lead finishes as provided by the device manufacturer: Finish designator Material A Hot solder di
7、p B Tin-lead plate C Gold plate D Palladium E Gold flash palladium Z Other 1.3 Absolute maximum ratings. 1/ 2/ Supply voltage range, CVDD, OSCVDD. -0.3 V to 1.8 V 3/ Supply voltage range, DVDD, PLLHV -0.3 V to 4.0 V Input voltage range: All pins except OSCIN -0.3 V to DVDD+ 0.5 V OSCIN pin . -3.0 V
8、to CVDD+ 0.5 V Output voltage range: All pins except OSCOUT . -0.3 V to DVDD+ 0.5 V OSCOUT pin . -3.0 V to CVDD+ 0.5 V Clamp current . 20 mA Operating case temperature range, (TC) -55C to 125C Storage temperature range (Tstg) -65C to 150C 1/ Stresses beyond those listed under “absolute maximum ratin
9、gs” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute maximum rated conditions for extended periods may
10、affect device reliability. 2/ All voltage values are with referenced to VSS unless otherwise specified. 3/ If OSCVDDand OSCVSSpins are used as filter pins for reduced oscillator jitter, they should not be connected to CVDDand VSSexternally. Provided by IHSNot for ResaleNo reproduction or networking
11、permitted without license from IHS-,-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/11617 REV PAGE 3 1.3 Recommended operating conditions. 4/ Core supply voltage, (CVDD) . 1.14 V to 1.32 V I/O supply voltage, (DVDD): 3.13 V to 3.47 V Operating free air temperature, (T
12、C) . -55C to 125C Allowed PLL operating conditions Parameter Default Value Allowed Setting or Range Min Max 1 PLLRST = 1 assertion time during initialization N/A 125 ns 2 Lock time before setting PLLEN = 1. After changing D0, PLLM, or input clock N/A 187.5 s 3 PLL input frequency (PLLREF after D0) 5
13、/ 12 MHz 50 MHz 4 PLL multiplier values (PLLM) x13 x4 x25 5 PLL output frequency (PLLOUT before dividers D1, D2, D3) 6/ N/A 140 MHz 600 MHz 6 SYSCLK1 frequency (set by PPLM and dividers D0, D1) PLLOUT/1 divide frequency specification 7 SYSCLK2 frequency (set by PPLM and dividers D0, D2) PLLOUT/2 /2,
14、 /3, or /4 of SYSCLK1 8 SYSCLK3 frequency (set by PPLM and dividers D0, D3) PLLOUT/3 EMIF frequency specification Thermal characteristics for case X _ 4/ Use of this product beyond the manufacturers design rules or stated parameters is done at the users risk. The manufacturer and/or distributor main
15、tain no responsibility or liability for product used beyond the stated limits. 5/ Some values for the D0 divider produce results outside of this range and should not be selected. 6/ In general, selecting the PLL output clock rate closest to the maximum frequency will decrease clock jitter. 7/ EIA/JE
16、SD51-9 PCB No. Symbol C/W Air Flow (m/s) Two Signal, Two Plane, 101.5 x 114.5 x 1.6 mm, 2 oz Cu. 7/ 1 Thermal resistance junction to ambient RJA25 0 2 Thermal resistance junction to board RJB14.5 0 3 Thermal resistance junction to top of case RJC10 0 4 Thermal metric junction to board JB14 0 5 Therm
17、al metric junction to top of case JT0.39 0 Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/11617 REV PAGE 4 2. APPLICABLE DOCUMENTS JEDEC SOLID STATE TECHNOLOGY ASSOCIATION
18、(JEDEC) JESD51-9 Test Board for Area Array Surface Mount Packages. (Copies of these documents are available online at http:/www.jedec.org or from JEDEC Solid State Technology Association, 3103 North 10th Street, Suite 240S, Arlington, VA 22201.) 3. REQUIREMENTS 3.1 Marking. Parts shall be permanentl
19、y and legibly marked with the manufacturers part number as shown in 6.3 herein and as follows: A. Manufacturers name, CAGE code, or logo B. Pin 1 identifier C. ESDS identification (optional) 3.2 Unit container. The unit container shall be marked with the manufacturers part number and with items A an
20、d C (if applicable) above. 3.3 Electrical characteristics. The maximum and recommended operating conditions and electrical performance characteristics are as specified in 1.3, 1.4, and table I herein. 3.4 Design, construction, and physical dimension. The design, construction, and physical dimensions
21、 are as specified herein. 3.5 Diagrams. 3.5.1 Case outline. The case outline shall be as shown in 1.2.2 and figure 1. 3.5.2 Terminal connections. The terminal connections shall be as shown in figure 2. 3.5.3 Functional block diagram. The functional block diagram shall be as shown in figure 3. 3.5.4
22、Test and timing diagram. The test and timing diagram shall be as shown in figures 4 to 37. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/11617 REV PAGE 5 TABLE I. Electric
23、al performance characteristics. 1/ Test Symbol Conditions 2/ Limits Unit Min Max High level output voltage VOHIO= -100 A DVDD 0.2 V Low level output voltage VOLIO= -100 A 0.2 V High level output current IOHVO= 0.8 DVDD-8 mA Low level output current IOLVO= 0.22 DVDD8 mA High level input current VIH2
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- DLADSCCVIDV6211617REVB2012MICROCIRCUITFLOATNGPOINTDIGITALSIGNALPROCESSORMONOLITHICSILICONPDF

链接地址:http://www.mydoc123.com/p-689328.html