DLA DSCC-VID-V62 05622 REV A-2010 MICROCIRCUIT DIGITAL-LINEAR 3 V to 6 V INPUT 6 A OUTPUT SYNCHRONOUS PULSE WIDTH MODULATOR MONOLITHIC SILICON.pdf
《DLA DSCC-VID-V62 05622 REV A-2010 MICROCIRCUIT DIGITAL-LINEAR 3 V to 6 V INPUT 6 A OUTPUT SYNCHRONOUS PULSE WIDTH MODULATOR MONOLITHIC SILICON.pdf》由会员分享,可在线阅读,更多相关《DLA DSCC-VID-V62 05622 REV A-2010 MICROCIRCUIT DIGITAL-LINEAR 3 V to 6 V INPUT 6 A OUTPUT SYNCHRONOUS PULSE WIDTH MODULATOR MONOLITHIC SILICON.pdf(15页珍藏版)》请在麦多课文档分享上搜索。
1、 REVISIONSLTR DESCRIPTION DATE APPROVEDA Changes were made to the following tests under Table I; quiescent current, hysteresis voltage, Internally set-free running frequency range, externally set-free running frequency range, input bias current, VSENSE pin, internal slow start time, charge current,
2、SS/ENA pin, discharge current, SS/ENA pin, output saturation voltage PWRGD pin, leakage current PWRGD, current limit trip point, and power MOSFET switches. Changes were also made to footnote 7/ under Table I, note under figure 1, and BOOT description under figure 2. Updating document to current requ
3、irements. - ro 10-11-08 C. SAFFLE CURRENT DESIGN ACTIVITY CAGE CODE 16236 HAS CHANGED NAMES TO: DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 Prepared in accordance with ASME Y14.24 Vendor item drawing REV PAGE REV PAGE REV STATUS OF PAGES REV A A A A A A A A A A A A A A A PAGE 1 2 3 4 5 6 7 8 9 1
4、0 11 12 13 14 15 PMIC N/A PREPARED BY RICK OFFICER DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 Original date of drawing YY-MM-DD CHECKED BY TOM HESS TITLE MICROCIRCUIT, DIGITAL-LINEAR, 3 V to 6 V INPUT, 6 A OUTPUT SYNCHRONOUS PULSE WIDTH MODULATOR, MONOLITHIC SILICON 05-10-05 APPROVED B
5、Y RAYMOND MONNIN SIZE A CODE IDENT. NO. 16236 DWG NO. V62/05622 REV A PAGE 1 OF 15 AMSC N/A 5962-V009-11 Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/05622 REV
6、A PAGE 2 1. SCOPE 1.1 Scope. This drawing documents the general requirements of a high performance 3 V to 6 V input, 6 A output synchronous pulse width modulator microcircuit, with an operating temperature range of -55C to +125C. 1.2 Vendor Item Drawing Administrative Control Number. The manufacture
7、rs PIN is the item of identification. The vendor item drawing establishes an administrative control number for identifying the item on the engineering documentation: V62/05622 - 01 X E Drawing Device type Case outline Lead finish number (See 1.2.1) (See 1.2.2) (See 1.2.3) 1.2.1 Device type(s). Devic
8、e type Generic Circuit function Output voltage 01 TPS54610-EP 3 V to 6 V input, 6 A output Adjustable down to 0.9 V synchronous pulse width modulator 1.2.2 Case outline(s). The case outline(s) are as specified herein. Outline letter Number of pins JEDEC PUB 95 Package style X 28 MO-153 Plastic small
9、 outline package with a thermal pad 1.2.3 Lead finishes. The lead finishes are as specified below or other lead finishes as provided by the device manufacture: Finish designator Material A Hot solder dip B Tin-lead plateC Gold plateD PalladiumE Gold flash palladium Z Other Provided by IHSNot for Res
10、aleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/05622 REV A PAGE 3 1.3 Absolute maximum ratings. 1/ Input voltage range (VI): VIN, SS/ENA, FSEL pins . -0.3 V to 7 V RT pin -0.3 V to 6 V VSE
11、NSE pin . -0.3 V to 4 V BOOT pin . -0.3 V to 17 V Output voltage range (VO): VBIAS, COMP, PWRGD pins . -0.3 V to 7 V PH pin -0.6 V to 10 V Source current (IO): PH pin Internally limited COMP, VBIAS pin 6 mA Sink current (IS): PH pin 12 A COMP pin 6 mA SS/ENA, PWRGD pins . 10 mA Voltage differential
12、(AGND to PGND pins) . 0.3 V Operating virtual junction temperature range (TJ) -55C to +150C Storage temperature range (TSTG) . -65C to +150C Lead temperature 1.6 mm (1/16 inch) from case for 10 seconds 300C 1.4 Recommended operating conditions. 2/ Input voltage range (VI) 3 V to 6 V Operating virtua
13、l junction temperature range (TJ) -55C to +125C 1.5. Power dissipation rating table. 3/ 4/ Package Thermal impedance junction-to-ambient TA= 25C power rating TA= 70C power rating TA= 85C power rating Case X with solder 18.2C/W 5.49 W 5/ 3.02 W 2.2 W Case X without solder 40.5C/W 2.48 W 1.36 W 0.99 W
14、 1/ Stresses beyond those listed under “absolute maximum rating” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure t
15、o absolute-maximum-rated conditions for extended periods may affect device reliability. 2/ Use of this product beyond the manufacturers design rules or stated parameters is done at the users risk. The manufacturer and/or distributor maintain no responsibility or liability for product used beyond the
16、 stated limits. 3/ For more information on the case X (PWP) package, see the manufacturers technical brief SLMA002. 4/ Test board conditions: a. 3 inch x 3 inch, 4 layers, thickness: 0.062 inch. b. 1.5 ounce copper traces located on the top of the printed circuit board (PCB). c. 1.5 ounce copper gro
17、und plane on the bottom of the printed circuit board (PCB). d. 0.5 ounce copper ground planes on the 2 internal layers. e. 12 thermal vias (see recommended land pattern section in the applications section of the data sheet). 5/ Maximum power dissipation may be limited by over current protection. Pro
18、vided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/05622 REV A PAGE 4 2. APPLICABLE DOCUMENTS JEDEC PUB 95 Registered and Standard Outlines for Semiconductor Devices (Ap
19、plications for copies should be addressed to the Electronic Industries Alliance, 2500 Wilson Boulevard, Arlington, VA 22201-3834 or online at http:/www.jedec.org) 3. REQUIREMENTS 3.1 Marking. Parts shall be permanently and legibly marked with the manufacturers part number as shown in 6.3 herein and
20、as follows: A. Manufacturers name, CAGE code, or logo B. Pin 1 identifier C. ESDS identification (optional) 3.2 Unit container. The unit container shall be marked with the manufacturers part number and with items A and C (if applicable) above. 3.3 Electrical characteristics. The maximum and recommen
21、ded operating conditions and electrical performance characteristics are as specified in 1.3, 1.4, and table I herein. 3.4 Design, construction, and physical dimension. The design, construction, and physical dimensions are as specified herein. 3.5 Diagrams. 3.5.1 Case outline. The case outline shall
22、be as shown in 1.2.2 and figure 1. 3.5.2 Terminal connections. The terminal connections shall be as shown in figure 2. 3.5.3 Logic diagram. The logic diagram shall be as shown in figure 3. 3.5.4 Test circuit. The test circuit shall be as shown in figure 4. Provided by IHSNot for ResaleNo reproductio
23、n or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/05622 REV A PAGE 5 TABLE I. Electrical performance characteristics. 1/ 2/ Test Symbol ConditionsTemperature, TJ Device type Limits Unit Min Max Supply voltage
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- DLADSCCVIDV6205622REVA2010MICROCIRCUITDIGITALLINEAR3VTO6VINPUT6AOUTPUTSYNCHRONOUSPULSEWIDTHMODULATORMONOLITHICSILICONPDF

链接地址:http://www.mydoc123.com/p-689214.html