DLA DSCC-VID-V62 04757 REV A-2011 MICROCIRCUIT DIGITAL ADVANCED BIPOLAR CMOS 1-LINE TO 10-LINE CLOCK DRIVER WITH 3-STATE OUTPUTS MONOLITHIC SILICON.pdf
《DLA DSCC-VID-V62 04757 REV A-2011 MICROCIRCUIT DIGITAL ADVANCED BIPOLAR CMOS 1-LINE TO 10-LINE CLOCK DRIVER WITH 3-STATE OUTPUTS MONOLITHIC SILICON.pdf》由会员分享,可在线阅读,更多相关《DLA DSCC-VID-V62 04757 REV A-2011 MICROCIRCUIT DIGITAL ADVANCED BIPOLAR CMOS 1-LINE TO 10-LINE CLOCK DRIVER WITH 3-STATE OUTPUTS MONOLITHIC SILICON.pdf(12页珍藏版)》请在麦多课文档分享上搜索。
1、 REVISIONS LTR DESCRIPTION DATE APPROVED A Update boilerplate paragraphs to current requirements. - PHN 11-09-16 Thomas M. Hess CURRENT DESIGN ACTIVITY CAGE CODE 16236 HAS CHANGED NAMES TO: DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 Prepared in accordance with ASME Y14.24 Vendor item drawing RE
2、V PAGE REV PAGE REV STATUS OF PAGES REV A A A A A A A A A A A A PAGE 1 2 3 4 5 6 7 8 9 10 11 12 PMIC N/A PREPARED BY Charles F. Saffle DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43218-3990 Original date of drawing CHECKED BY Charles F. Saffle TITLE MICROCIRCUIT, DIGITAL, ADVANCED BIPOLAR CMOS, 1
3、-LINE TO 10-LINE CLOCK DRIVER WITH 3-STATE OUTPUTS, MONOLITHIC SILICON YY-MM-DD 04-11-22 APPROVED BY Thomas M. Hess SIZE A CODE IDENT. NO. 16236 DWG NO. V62/04757 REV A PAGE 1 OF 12 AMSC N/A 5962-V081-11 Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-
4、,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/04757 REV A PAGE 2 1. SCOPE 1.1 Scope. This drawing documents the general requirements of a high performance 1-line to 10-line clock driver with 3-state outputs microcircuit, with an operating temperature range
5、of -55C to +125C. 1.2 Vendor Item Drawing Administrative Control Number. The manufacturers PIN is the item of identification. The vendor item drawing establishes an administrative control number for identifying the item on the engineering documentation: V62/04757 - 01 X E Drawing Device type Case ou
6、tline Lead finish number (See 1.2.1) (See 1.2.2) (See 1.2.3) 1.2.1 Device type(s). Device type Generic Circuit function 01 CDC2351-EP 1-line to 10-line clock driver with 3-state outputs 1.2.2 Case outline(s). The case outline(s) are as specified herein. Outline letter Number of pins JEDEC PUB 95 Pac
7、kage style X 24 JEDEC MO-150 Plastic small-outline 1.2.3 Lead finishes. The lead finishes are as specified below or other lead finishes as provided by the device manufacturer: Finish designator Material A Hot solder dip B Tin-lead plate C Gold plate D Palladium E Gold flash palladium 1.3 Absolute ma
8、ximum ratings. 1/ Supply voltage range (VCC) . -0.5 V to 4.6 V Input voltage range (VI) . -0.5 V to 7 V 2/ Voltage range applied to any output in the high state or power-off state (VO) -0.5 V to 3.6 V 2/ Current into any output in the low state (IO) . 24 mA Input clamp current (IIK) (VI 0) -18 mA Ou
9、tput clamp current (IOK) (VO 0) . -50 mA Maximum power dissipation at TA= 55C (PD) (in still air) 0.65 W 3/ Storage temperature range (TSTG) . -65C to +150C 1/ Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and f
10、unctional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 2/ The input and output negative-voltage ratings may be
11、 exceeded if the input and output clamp-current ratings are observed. 3/ The maximum package power dissipation is calculated using a junction temperature of 150C and a board trace length of 750 mils. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DE
12、FENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/04757 REV A PAGE 3 1.4 Recommended operating conditions. 4/ Supply voltage range (VCC) . 3 V to 3.6 V Minimum high-level input voltage (VIH) 2 V Maximum low-level input voltage (VIL) . 0.8 V Input voltage range (VI)
13、 . 0 V to 5.5 V Maximum high-level output current (IOH) . -12 mA Maximum low-level output current (IOL) . 12 mA Maximum input clock frequency (fclock) 100 MHz Operating free-air temperature range (TA) -55C to +125C 2. APPLICABLE DOCUMENTS JEDEC SOLID STATE TECHNOLOGY ASSOCIATION (JEDEC) JEDEC PUB 95
14、 Registered and Standard Outlines for Semiconductor Devices (Copies of these documents are available online at http:/www.jedec.org or from JEDEC Solid State Technology Association, 3103 North 10th Street, Suite 240S, Arlington, VA 22201.) 3. REQUIREMENTS 3.1 Marking. Parts shall be permanently and l
15、egibly marked with the manufacturers part number as shown in 6.3 herein and as follows: A. Manufacturers name, CAGE code, or logo B. Pin 1 identifier C. ESDS identification (optional) 3.2 Unit container. The unit container shall be marked with the manufacturers part number and with items A and C (if
16、 applicable) above. 3.3 Electrical characteristics. The maximum and recommended operating conditions and electrical performance characteristics are as specified in 1.3, 1.4, and table I herein. 4/ Unused pins (input or I/O) must be held high or low. Provided by IHSNot for ResaleNo reproduction or ne
17、tworking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/04757 REV A PAGE 4 3.4 Design, construction, and physical dimension. The design, construction, and physical dimensions are as specified herein. 3.5 Diagrams. 3.5.1 C
18、ase outline. The case outline shall be as shown in 1.2.2 and figure 1. 3.5.2 Function table. The function table shall be as shown in figure 2. 3.5.3 Logic diagram. The logic diagram shall be as shown in figure 3. 3.5.4 Terminal connections. The terminal connections shall be as shown in figure 4. 3.5
19、.5 Timing waveforms and test circuit. The timing waveforms and test circuit shall be as shown in figure 5. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/04757 RE
20、V A PAGE 5 TABLE I. Electrical performance characteristics. 1/ Test Symbol Conditions VCCTemperature, TADevice type Limits Unit Min Max Input clamp voltage VIKII= -18 mA 3 V 25C, -55C to 125C All -1.2 V High level output voltage VOHIOH= -12 mA 3 V 2 V Low level output voltage VOLIOL= 12 mA 3 V 0.8 V
21、 Input current IIVI= VCCor GND 3.6 V 1 A Output current IO2/ VO= 2.5 V 3.6 V -7 -70 mA Off-state output current IOZVO= 3 V or 0 V 3.6 V 10 A Quiescent supply current ICCOutputs high. VI= VCCor GND IO = 0 A 3.6 V 0.3 mA Outputs low. VI= VCCor GND IO = 0 A 15 Outputs disabled. VI= VCCor GND IO = 0 A 0
22、.3 Input capacitance CiVI= VCCor GND f = 10 MHz 3.3 V 25C 4 TYP pF Output capacitance CoVO= VCCor GND f = 10 MHz 6 TYP pF Propagation delay time, A to Y tPLHCL= 50 pF See figure 5. 3.3 V 25C 3.8 4.8 ns 3 V to 3.6 V -55C to 125C 1.1 11 tPHL3.3 V 25C 3.6 4.6 3 V to 3.6 V -55C to 125C 1 9.7 Propagation
23、 delay time, output enable, OEto Y tPZHCL= 50 pF See figure 5. 3.3 V 25C 2.4 6 ns 3 V to 3.6 V -55C to 125C 1 12 tPZL3.3 V 25C 2.4 6 3 V to 3.6 V -55C to 125C 1 11.1 See footnotes at end of table. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFEN
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- DLADSCCVIDV6204757REVA2011MICROCIRCUITDIGITALADVANCEDBIPOLARCMOS1LINETO10LINECLOCKDRIVERWITH3STATEOUTPUTSMONOLITHICSILICONPDF

链接地址:http://www.mydoc123.com/p-689192.html