DLA CATS-2009 CAPACITORS FIXED ELECTROLYTIC (ALUMINUM OXIDE) (POLARIZED) NON-ESTABLISHED RELIABILITY AND ESTABLISHED RELIABILITY STYLES CU16 (UNINSULATED) CU17 (INSULATED) AND CUR1.pdf
《DLA CATS-2009 CAPACITORS FIXED ELECTROLYTIC (ALUMINUM OXIDE) (POLARIZED) NON-ESTABLISHED RELIABILITY AND ESTABLISHED RELIABILITY STYLES CU16 (UNINSULATED) CU17 (INSULATED) AND CUR1.pdf》由会员分享,可在线阅读,更多相关《DLA CATS-2009 CAPACITORS FIXED ELECTROLYTIC (ALUMINUM OXIDE) (POLARIZED) NON-ESTABLISHED RELIABILITY AND ESTABLISHED RELIABILITY STYLES CU16 (UNINSULATED) CU17 (INSULATED) AND CUR1.pdf(8页珍藏版)》请在麦多课文档分享上搜索。
1、 REVISIONS LTR DESCRIPTION DATE APPROVED Prepared in accordance with ASME Y14.24 Vendor item drawing REV PAGE REV PAGE REV REV STATUS OF PAGES PAGE 1 2 3 4 5 6 7 8 PMIC N/A PREPARED BY Phu H. Nguyen DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43218-3990 Original date of drawing CHECKED BY Phu H.
2、Nguyen APPROVED BY Charles F. Saffle TITLE MICROCIRCUIT, DIGITAL, CMOS HEX VOLTAGE LEVEL SHIFTER FOR TTL TO CMOS OR CMOS TO CMOS OPERATION, MONOLITHIC SILICON SIZE A CODE IDENT. NO. 16236 DWG NO. V62/09606 YY MM DD 09-02-04 REV PAGE 1 OF 8 AMSC N/A 5962-V027-09 Provided by IHSNot for ResaleNo reprod
3、uction or networking permitted without license from IHSDEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/09606 REV PAGE 2 1. SCOPE 1.1 Scope. This drawing documents the general requirements of a high performance CMOS hex voltage level shifter for TTL to CMOS or C
4、MOS to CMOS operation microcircuit, with an operating temperature range of -55C to +125C. 1.2 Vendor Item Drawing Administrative Control Number. The manufacturers PIN is the item of identification. The vendor item drawing establishes an administrative control number for identifying the item on the e
5、ngineering documentation: V62/09606 - 01 X E Drawing Device type Case outline Lead finish number (See 1.2.1) (See 1.2.2) (See 1.2.3) 1.2.1 Device type(s). Device type Generic Circuit function 01 CD4504B-EP CMOS hex voltage level shifter for TTL to CMOS or CMOS to CMOS operation 1.2.2 Case outline(s)
6、. The case outlines are as specified herein. Outline letter Number of pins JEDEC PUB 95 Package style X 16 JEDEC MO-153 Plastic small outline package 1.2.3 Lead finishes. The lead finishes are as specified below or other lead finishes as provided by the device manufacturer: Finish designator Materia
7、l A Hot solder dip B Tin-lead plate C Gold plate D Palladium E Gold flash palladium Z Other 1.3 Absolute maximum ratings. DC supply voltage range, Voltage referenced to VSS terminal (VDD) . -0.5 V to +20.0 V Input voltage range, all inputs -05 V to VCC+ 0.5 V Maximum DC input current, any one input
8、. 10 mA Maximum power dissipation per package, (PD): TA= -55C to +100C. 500 mW TA= +100C to +125C 1/ Maximum device dissipation per output transistor, for TA= full package temperature range (all package types) 100 mW Operating temperature range, (TA) . -55C to +125C Maximum package thermal impedance
9、 (JA) 91.1C/W 2/ Storage temperature range, (TSTG) -85C to +150C Maximum lead temperature (during soldering) , at distance 1/16 1/32 inch (1.59 0.79 mm) from case for 10 s max . +265C 1/ Derate linearly at 12 mW/C to 200 nW. 2/ The package thermal impedance is calculated in accordance with JESD 51-7
10、. Provided by IHSNot for Resale-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/09606 REV PAGE 3 1.4. Recommended operating conditions. 3/ 4/ Supply voltage range, (for TA= full package temperature range) (VDD) . +5.0 V to +18.0 V 2. APPLICABLE DOCUMENTS JE
11、DEC PUB 95 Registered and Standard Outlines for Semiconductor Devices JESD 51-7 High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages (Applications for copies should be addressed to the Electronic Industries Alliance, 2500 Wilson Boulevard, Arlington, VA 22201-3834 or at h
12、ttp:/www.jedec.org) 3. REQUIREMENTS 3.1 Marking. Parts shall be permanently and legibly marked with the manufacturers part number as shown in 6.3 herein and as follows: A. Manufacturers name, CAGE code, or logo B. Pin 1 identifier C. ESDS identification (optional) 3.2 Unit container. The unit contai
13、ner shall be marked with the manufacturers part number and with items A and C (if applicable) above. 3.3 Electrical characteristics. The maximum and recommended operating conditions and electrical performance characteristics are as specified in 1.3, 1.4, and table I herein. 3.4 Design, construction,
14、 and physical dimension. The design, construction, and physical dimensions are as specified herein. 3.5 Diagrams. 3.5.1 Case outline(s). The case outline(s) shall be as shown in 1.2.2 and figure 1. 3.5.2 Terminal connections. The terminal connections shall be as shown in figure 2. 3.5.3 Block diagra
15、m. The block diagram shall be as shown in figure 3. _ 3/ For maximum reliability, nominal operating conditions should be selected so that operation is always within the recommended range. 4/ Use of this product beyond the manufacturers design rules or stated parameters is done at the users risk. The
16、 manufacturer and/or distributor maintain no responsibility or liability for product used beyond the stated limits. Provided by IHSNot for Resale-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/09606 REV PAGE 4 TABLE I. Electrical performance characteristic
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- DLACATS2009CAPACITORSFIXEDELECTROLYTICALUMINUMOXIDEPOLARIZEDNONESTABLISHEDRELIABILITYANDESTABLISHEDRELIABILITYSTYLESCU16UNINSULATEDCU17INSULATEDANDCUR1PDF

链接地址:http://www.mydoc123.com/p-688306.html