FORD WSF-M22P2-A1-2014 PRINTED CIRCUIT BOARDS MULTILAYER TO BE USED WITH FORD WSS-M99P1111-A .pdf
《FORD WSF-M22P2-A1-2014 PRINTED CIRCUIT BOARDS MULTILAYER TO BE USED WITH FORD WSS-M99P1111-A .pdf》由会员分享,可在线阅读,更多相关《FORD WSF-M22P2-A1-2014 PRINTED CIRCUIT BOARDS MULTILAYER TO BE USED WITH FORD WSS-M99P1111-A .pdf(16页珍藏版)》请在麦多课文档分享上搜索。
1、 ENGINEERING MATERIAL SPECIFICATION Material Name Specification Number Date Action Changes 2014 06 11 N Status No replacement named L. Sinclair, NA 1996 10 23 Revised Added Para 3.4.6.5, 3.6.3, 3.6.5 R. Gordon 1995 08 01 Activated R. Gordon Page 1 of 16 PRINTED CIRCUIT BOARDS, MULTILAYER WSF-M22P2-A
2、1 NOT TO BE USED FOR NEW DESIGN 1. SCOPE This specification defines the performance requirements for rigid multilayer circuit boards (MLBs). A multilayer circuit board is defined as a circuit board with four or more layers. 2. APPLICATION This specification was released originally as the performance
3、 requirements for multilayer circuit boards to be used as the interconnect for electronic modules. 3. REQUIREMENTS 3.1 QUALITY SYSTEM REQUIREMENTS Material suppliers and part producers must conform to Quality System Requirements, QS-9000. Material specification requirements are to be used for initia
4、l qualification of materials. A Control Plan for ongoing production verification is required. This plan must be reviewed and approved by the relevant Ford Materials activity and/or Ford Supplier Technical Assistance (STA) prior to production parts submission. Appropriate statistical tools must be us
5、ed to analyze process/product data and assure consistent processing of the materials. Part producers using this material in their products, must use Ford approved materials and must conform to a process control plan which has been approved by STA and/or the relevant Materials Activity. 3.2 INFRARED
6、SPECTROPHOTOMETRY AND/OR THERMAL ANALYSIS Ford Motor Company, at its option, may conduct infrared and/or thermal analysis of material/parts supplied to this specification. The IR spectra and thermograms established for initial approval shall constitute the reference standard and shall be kept on fil
7、e at the designated material laboratory. All samples shall produce IR spectra and thermograms that correspond to the reference standard when tested under the same conditions. ENGINEERING MATERIAL SPECIFICATION WSF-M22P2-A1 WP 3948-b Page 2 of 16 3.3 CONDITIONING AND TEST CONDITIONS All test values i
8、ndicated herein are based on material conditioned in a controlled atmosphere of 23 +/- 2 C and 50 +/- 5 % relative humidity for not less than 24 h prior to testing and tested under the same conditions unless otherwise specified. 3.4 APPEARANCE Visually inspect the multilayer circuit board under a mi
9、nimum magnification of 1.75X for the following criteria. 3.4.1 Circuit Traces 3.4.1.1 Conductor Width Reduction from Design, max . Conductors greater or equal 20 % to 0.300 mm . Conductors less than 0.300 mm 0.075 mm 3.4.1.2 Cracks or voids are not permitted. Thickness reductions are allowable provi
10、ded they meet the minimum copper thickness requirements as designated on the engineering drawing. 3.4.1.3 Repair of broken traces is not permitted. 3.4.1.4 Rework of shorts between traces is permitted provided that reworked circuit meets the requirements in para 3.4.1.1. 3.4.2 Spacing Width The mini
11、mum width between noncommon conductors is 0.150 mm. Small specks or stray, nonelectrically connected, copper or other metallization are permitted provided that the specks are covered with soldermask that extends a minimum of 0.050 mm beyond the edge of each speck and a minimum of 0.100 mm spacing ex
12、ists to any circuit trace. 3.4.3 Laminate (IPC-A-600, Laminate Defect Guidelines) Appearance irregularities such as measling, crazing and weave exposure of the base laminate are allowable if they meet IPC-A-600, Class III requirements. Foreign material is allowable if it is at least 0.25 mm from a c
13、onductor. ENGINEERING MATERIAL SPECIFICATION WSF-M22P2-A1 WP 3948-b Page 3 of 16 3.4.4 Soldermask (IPC-SM-840, Class 3) . Cracked, peeled or delaminated soldermask is not permissible. . Missing soldermask is allowable provided that all conductors designed to be coated with soldermask are coated with
14、 soldermask and the soldermask extends a minimum of 0.050 mm into the adjacent space. . Voids are allowable provided that voids will not allow entrapment of flux. . Soldermask on solder pads is not allowable unless specified by the design. . Soldermask skips shall be acceptable provided that all con
15、ductors designed to be coated with soldermask are coated with solder mask and the soldermask extends a minimum of 0.050 mm into the space between two traces on at least one side of the space. 3.4.5 Component Diagram (Legend Silkscreen) . The component diagram must be legible from a distance of 25 cm
16、 to an observer with vision corrected to 20/20. . The component diagram ink is not permitted on solderable surfaces. 3.4.6 General 3.4.6.1 PTH Requirements Metallic nodules or other obstructions within a plated through hole are allowable provided that the internal diameter meets the minimum diameter
17、 as defined by the applicable drawing. Missing holes are not permitted. 3.4.6.2 NPTH Requirements Metallic nodules, plating, legend silkscreen ink, soldermask or other obstructions are not permitted in holes designated as non-plated through holes. Missing holes are not permitted. 3.4.6.3 Bond Enhanc
18、ement Treatment Color variations in the bond enhancement treatment are allowable. Localized areas of missing treatment are allowable provided that each location of missing treatment is less than 0.04 sq mm and the total area of missing treatment is less than 2 % of the metal area. ENGINEERING MATERI
19、AL SPECIFICATION WSF-M22P2-A1 WP 3948-b Page 4 of 16 3.4.6.4 Pink Ring Pink ring or missing bond enhancement treatment on the internal copper lands surrounding each plated through hole shall not extend more than 0.250 mm away from the hole wall to internal pad interfacer or 0.500 mm from hole wall o
20、n interlayer connections without internal pads. The maximum allowable conductor area affected by pink rink shall be less than 2 % of the total area per side. 3.4.6.5 Plugged Plated Through Holes All PTHs designated to be filled with plugging material shll befilled per the print. If not designated on
21、 the print, the minimum fill shall be a thickness which preents gas from passing through the PTH. A halo of solder is permissible around the hole circumference on side in which the hole was not plugged from. A continuous slug or film of solder over the entire plugged PTH is not permitted. 3.5 DIMENS
22、IONAL 3.5.1 Hole Size 3.5.1.1 Plated Through Holes (PTH) The diameter of one of each PTH hole size on each board on a panel shall be measured using pin gages or an alternative measuring instrument approved by Materials Engineering. 3.5.1.2 Non-plated Through Holes (NPTH) The diameter of each NPTH ho
23、le size on each board on a panel shall be measured using pin gages or an alternative measuring instrument approved by Materials Engineering. 3.5.2 Hole Location Measure the X and Y coordinates of 4 holes, one selected from each of the outer corners from each board on a panel. Hole locations shall be
24、 determined using an optical comparator. All measurements are to be determined to four decimal places with three place accuracy and be based on the datums defined on the applicable drawing. ENGINEERING MATERIAL SPECIFICATION WSF-M22P2-A1 WP 3948-b Page 5 of 16 3.5.3 External Registration Visually in
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- FORDWSFM22P2A12014PRINTEDCIRCUITBOARDSMULTILAYERTOBEUSEDWITHFORDWSSM99P1111APDF

链接地址:http://www.mydoc123.com/p-750168.html