DLA SMD-5962-89948 REV G-2008 MICROCIRCUIT MEMORY DIGITAL CMOS 2000 GATE PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON.pdf
《DLA SMD-5962-89948 REV G-2008 MICROCIRCUIT MEMORY DIGITAL CMOS 2000 GATE PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON.pdf》由会员分享,可在线阅读,更多相关《DLA SMD-5962-89948 REV G-2008 MICROCIRCUIT MEMORY DIGITAL CMOS 2000 GATE PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON.pdf(35页珍藏版)》请在麦多课文档分享上搜索。
1、 REVISIONS LTR DESCRIPTION DATE (YR-MO-DA) APPROVED A Redraw with changes. Converted drawing to one part-one number SMD format. Added package, outline letters Z and U. Added devices 03 and 04. 93-09-14 Michael A. Frye B Added case outline T. Made format changes, editorial changes throughout 93-11-19
2、 Michael A. Frye C Added case outlines M, N, and 9. Editorial changes throughout. 94-06-06 Michael A. Frye D Changes in accordance with NOR 5962-R008-96. 95-11-03 Michael A. Frye E Changes in accordance with NOR 5962-R004-97. 96-10-04 Ray Monnin F Update drawing to current requirements. Editorial ch
3、anges throughout. - gap 02-02-01 Ray Monnin G Boilerplate update, part of 5 year review. ksr 08-05-16 Robert M. Heber REV SHET REV G G G G G G G G G G G G G G G G G G G G SHEET 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 REV STATUS REV G G G G G G G G G G G G G G OF SHEETS SHEET 1 2
4、3 4 5 6 7 8 9 10 11 12 13 14 PMIC N/A PREPARED BY Kenneth Rice DEFENSE SUPPLY CENTER COLUMBUS STANDARD MICROCIRCUIT DRAWING CHECKED BY Rajesh Pithadia COLUMBUS, OHIO 43218-3990 http:/www.dscc.dla.mil THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS APPROVED BY Michael A. Frye AND AGENCIES OF THE
5、 DEPARTMENT OF DEFENSE DRAWING APPROVAL DATE 92-07-29 MICROCIRCUIT, MEMORY, DIGITAL, CMOS 2000 GATE, PROGRAMMABLE LOGIC ARRAY, MONOLITHIC SILICON AMSC N/A REVISION LEVEL G SIZE A CAGE CODE 67268 5962-89948 SHEET 1 OF 34 DSCC FORM 2233 APR 97 5962-E356-08 Provided by IHSNot for ResaleNo reproduction
6、or networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-89948 DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 REVISION LEVEL G SHEET 2 DSCC FORM 2234 APR 97 1. SCOPE 1.1 Scope. This drawing documents two product assurance class levels consisting of hig
7、h reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. 1.2 PIN.
8、 The PIN is as shown in the following example: 5962 - 89948 01 M X A Federal stock class designator RHA designator (see 1.2.1) Device type (see 1.2.2)Device class designatorCase outline (see 1.2.4) Lead finish (see 1.2.5) / (see 1.2.3) / Drawing number 1.2.1 RHA designator. Device classes Q and V RH
9、A marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. 1.2.2
10、Device type(s). The device type(s) identify the circuit function as follows: Device type Generic number Circuit function Toggle Speed 01 3020-50 8 x 8 2000 gate programmable array 50 MHz 02 3020-70 8 x 8 2000 gate programmable array 70 MHz 03 3020-100 8 x 8 2000 gate programmable array 100 MHz 04 30
11、20-125 8 x 8 2000 gate programmable array 125 MHz 1.2.3 Device class designator. The device class designator is a single letter identifying the product assurance level as follows: Device class Device requirements documentation M Vendor self-certification to the requirements for MIL-STD-883 compliant
12、, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A Q or V Certification and qualification to MIL-PRF-38535 1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows: Outline letter Descriptive designator Terminals Package style X CMGA
13、15-PN 84 1/ Pin grid array package Y See figure 1 100 Quad flat package Z CMGA3-PN 84 1/ Pin grid array package U CQCC1-F100 100 Unformed-lead chip carrier 2/ T See figure 1 100 Quad flat package M See figure 1 100 Quad flat package N See figure 1 100 Quad flat package 9 See figure 1 100 Quad flat p
14、ackage 1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. 1/ 84 = actual number of pins used, not maximum listed in MIL-STD-1835. 2/ Pin 1 is the middle pin on the side with center justified identifier mark.
15、 Mark may be a notch, dot, or triangle. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-89948 DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 REVISION LEVEL G SHEET 3 DSCC FORM 2234 APR 97 1.3 Absolu
16、te maximum ratings. 3/ Supply voltage range to ground potential (VCC) -0.5 V dc to +7.0 V dc DC input voltage range . -0.5 V dc to VCC+0.5 V dc Voltage applied to three-state output (VTS) . -0.5 V dc to VCC+0.5 V dc Lead temperature (soldering, 10 seconds) . +260C Thermal resistance, junction-to-cas
17、e (JC): Case outline X, Z, and U See MIL-STD-1835 Case outlines Y, T, M, N, and 9 . 10C/W 4/ Junction temperature (TJ) . +150C 5/ Storage temperature range . -65C to +150C 1.5 Digital logic testing for device classes Q and V. Fault coverage measurement of manufacturing logic tests in accordance with
18、 MIL-PRF-38535. 95 percent 1.4 Recommended operating conditions. 6/ Case operating temperature range (TC) -55C to +125C Supply voltage relative to ground (VCC) +4.5 V dc minimum to +5.5 V dc maximum Ground voltage (GND) or (VSS) . 0 V dc 2. APPLICABLE DOCUMENTS 2.1 Government specification, standard
19、s, and handbooks. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrate
20、d Circuits, Manufacturing, General Specification for. DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDB
21、K-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at http:/assist.daps.dla.mil/quicksearch/ or http:/assist.daps.dla.mil or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 Non-Government publicatio
22、ns. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation. ELECTRONICS INDUSTRIES ASSOCIATION (EIA) JEDEC Standard EIA/JESD78 - IC Latch-Up Test. (Applications for copies sh
23、ould be addressed to the Electronics Industries Association, 2500 Wilson Boulevard, Arlington, VA 22201; http:/www.jedec.org.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be availabl
24、e in or through libraries or other informational services.) _ 3/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. 4/ When a thermal resistance for this case is specified in MI
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- DLASMD596289948REVG2008MICROCIRCUITMEMORYDIGITALCMOS2000GATEPROGRAMMABLELOGICARRAYMONOLITHICSILICONPDF

链接地址:http://www.mydoc123.com/p-699700.html