JEDEC JESD3-C-1994 Standard Data Transfer Format Between Data Preparation System and Programmable Logic Device Programmer《数据准备系统和可编程逻辑设备参数之间的标准数据传输格式》.pdf
《JEDEC JESD3-C-1994 Standard Data Transfer Format Between Data Preparation System and Programmable Logic Device Programmer《数据准备系统和可编程逻辑设备参数之间的标准数据传输格式》.pdf》由会员分享,可在线阅读,更多相关《JEDEC JESD3-C-1994 Standard Data Transfer Format Between Data Preparation System and Programmable Logic Device Programmer《数据准备系统和可编程逻辑设备参数之间的标准数据传输格式》.pdf(41页珍藏版)》请在麦多课文档分享上搜索。
1、JEDEC STANDARD Standard Data Transfer Format Between Data Preparation System and Programmable Logic Device Programmer i JESD3-C (Revision of JESD3-B) JUNE 1991 ELECTRONIC INDUSTRIES ASSOCIATION ENGINEERING DEPARTMENT EIA JESD3-C 94 W 3234b00 0555088 bTT W NOTICE JEDEC Standards and Publications cont
2、ain material that has been prepared, progressively reviewed, and approved through the JEDEC Council level and subsequently reviewed and approved by the EIA General Counsel. JEDE Standards and Publications are designed to serve the public interest through eliminating misunderstandings between manufac
3、turers and purchases, facilitating interchangeability and improvement of products, and assisting the purchaser is selecting and obtaining with minimum delay the proper product for his particular need. Existence of such standards shall not in any respect preclude any member or nonmember of JEDEC from
4、 manufacturing or selling products not conforming to such standards, nor shall the existence of such standards preclude their voluntary use by those other than EIA members, whether the standard is to be used either domestically or internationally. JEDEC Standards and Publications are adopted without
5、 regard to whether their adoption may involve patents or articles, materials, or processes. By such action, JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC Standards or Publications. The information included in JEDEC S
6、tandards and Publications represents a sound approach to product specification and application, principally from the solid state device manufacturer viewpoint. Within the JEDEC organization there are procedures whereby a JEDEC Standard or Publication may be further processed and ultimately became an
7、 EIA Standard. Inquiries, comments, and suggestions relative to the content of this JEDEC Standard should be addressed to the JEDEC Executive Secretary at EIA Headquarters, 2001 Pennsylvania Ave., N.W., Washington, D.C. 20006. Published by %LECTRONIC INDUSTRIES ASSOCIATION 1994 Engineering Departmen
8、t 2001 Pennsylvania Ave., N.W. Washington, D.C. 20006 PRICE: Please refer to the current Catalog of EU, JEDEC, and TIA STANDARDS and ENGINEERING PUBLICATIONS or call Global Engineering Documents, USA and Canada (1-800-854-7179) International (303-397-7956) Printed in U.S.A. All rights reserved EIA J
9、ESD3-C 94 3234600 0555089 536 PLEASE! DONT VIOLATE THE LAW! This document is copyrighted by the EL4 and may not be reproduced without permission, Organizations may obtain permission to reproduce a iimited number of copies through entering into a license agreement with the EL% For information, contac
10、t: EIA Engineering Publications Offce 2001 Pennsylvania Ave., N.W. Washington, D.C. 20006 (202)457-4963 EIA JESD3-C 74 m 3234b00 0555090 258 m JEDEC Standard No 3-C STANDARD DATA TRANSFER FORMAT BETWEEN DATA PREFARAXON SYSTEM AND PROGRAMMABLE LOGIC DEVICE PROGRAMMER corns 1 INTRODUCTION 1.1 purpoSed
11、scOpe 1 1.3 Cues to October 1983 Standard 2 1.4 Changes preload test vectors . 2 1.6 Additions to MD3-B that implement JESD3-C . 3 1.2 Summary of pq-2 ad Testrng Fields 2 1.5 Addition of Regi- Observation Vector 3 2 SPECIAL NOTATIONS AND DEFINITIONS 2.1 Notation Conventions 3 2.2 BNF Rules and Defin
12、ition . 4 2.3 PLD Register Numbering . 5 3 TRANSMISSION PROTOCOL 3.1 Protocol Syntax . 5 3.2 Cornputmg the Transmission Checksum 6 3.3 Disabling the Transmission Checksum 6 5 COMMENT AND DEFINITION FIELDS 5.1 specification 7 5.2 Note (N) 8 5.3 k!Vice ) 8 5.4 values (QF,QP, QV) . 8 6 DEVICE PROGRAMMI
13、NG FIELDS 6.1 Syntax and Overview . 9 6.2 Fuse Default State (F) . 9 6.4 Fuse Ch it has been eliminated to ensure the format is device and techology independent. 5.4 Values (QF. QP. QV) The Q field expresses values or limits that must be provided to the receiving equipment. Thne subfields are define
14、d: the F subfield for the number of fuses, the P subfield for number of pins or test conditions in the test vector, and the V subfield for the maximum number of test vectors. These values enable the receiving device to eaiciently allocate memory and the second number is a pinout code. The field is p
15、laced in front of any F, L, or H fields. The J field is optional. Syntax for JEDEC device identification field: device a test condition may be applied to pin S before or &er pin 4.) The P field indicates an alternative correspondence between the t& conditions and the pin numbers. Each package pin, i
16、ncluding noncomects, must be represented by a number in the P field Example: P1234561415161778910111213181920* VOO01 111000HLH* v0002 100000H* Vector1willapply111000topins1through6andHLHHtopins14through17.Pins7through13and18through 20 are not tested (N). 7.5 Test Conditions The test condition logic
17、levels are defined by the device technology (e.g. Tn. CMOS, ECL). The O and 1 test conditions apply a steady state logic level to the device pin. The device tester should allow the applied input conditions to be ovenidden by bidirectional (inputloutput) device pins. The X or dont care test condition
18、 applies the default level defined by the X field. The F test condition applies a high impedance to the device pin. The sequence that the input conditions are applied to the device is not defined, so multiple vectors should be used when the sequence is important. The following example ensures that p
19、in 4 transitions to a logic level 1 before pin 3. v01 xxoov* v02 xxo 1 -* V03 XXI I-* EIA JESD3-C 94 m 3234600 0555307 381 JEDEC Standard NO. 3-C Page 16 The test conditions 2 through 9 apply a non standard or super voltage to the device. lbs may be used to access special test modes. The levels are
20、defined for each device and test vectors utiiizing super voltages codd damage “second source“ devices. The C test condition applies a logic level O until all other inputs are stable (and device timing specifications are met) then switches to a logic level 1 and returns to a logic level O before the
21、outputs are tested. The K test condition goes from 1 to O to 1 in a similar manner. For devices more than one clock input, multiple test vectors should be used to ensure the proper clocking sequence. The U test condition applies a logic level O until all other inputs are stable and internal set-up t
22、imes met, then switches to a logic level 1 and remains at that level. This test condition should be used for any clock input that must make a smgle O to 1 transition. It is differentiated hm the 1 test condition in that the device tester does not allow the input condition to be overridden by bidirec
23、tional device pins, thus allowing the U test condition to make a much faster transition. The D test condition is analogous to the U test condition except it applies a logic level 1 until all other inputs are stable and intemal Set-up times met, then switches to a logic level O and remains at that le
24、vel. The N test condition is used for power pins, output pins not tested, and non connected device pins. Atter all inputs have stabilized, including clock, the output test are perfomed. The L test for a logic level O and the H test for a logic level 1. The 2 test condition test that an output is in
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJESD3C1994STANDARDDATATRANSFERFORMATBETWEENDATAPREPARATIONSYSTEMANDPROGRAMMABLELOGICDEVICEPROGRAMMER

链接地址:http://www.mydoc123.com/p-807163.html