JEDEC JESD223D-2018 Universal Flash Storage Host Controller Interface (UFSHCI) Version 3 0.pdf
《JEDEC JESD223D-2018 Universal Flash Storage Host Controller Interface (UFSHCI) Version 3 0.pdf》由会员分享,可在线阅读,更多相关《JEDEC JESD223D-2018 Universal Flash Storage Host Controller Interface (UFSHCI) Version 3 0.pdf(82页珍藏版)》请在麦多课文档分享上搜索。
1、 JEDEC STANDARD Universal Flash Storage Host Controller Interface (UFSHCI) Version 3.0 JESD223D (Revision of JESD223C, March 2016) JANUARY 2018 JEDEC SOLID STATE TECHNOLOGY ASSOCIATION NOTICE JEDEC standards and publications contain material that has been prepared, reviewed, and approved through the
2、 JEDEC Board of Directors level and subsequently reviewed and approved by the JEDEC legal counsel. JEDEC standards and publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating interchangeability and improvement of
3、 products, and assisting the purchaser in selecting and obtaining with minimum delay the proper product for use by those other than JEDEC members, whether the standard is to be used either domestically or internationally. JEDEC standards and publications are adopted without regard to whether or not
4、their adoption may involve patents or articles, materials, or processes. By such action JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC standards or publications. The information included in JEDEC standards and publica
5、tions represents a sound approach to product specification and application, principally from the solid state device manufacturer viewpoint. Within the JEDEC organization there are procedures whereby a JEDEC standard or publication may be further processed and ultimately become an ANSI standard. No c
6、laims to be in conformance with this standard may be made unless all requirements stated in the standard are met. Inquiries, comments, and suggestions relative to the content of this JEDEC standard or publication should be addressed to JEDEC at the address below, or refer to www.jedec.org under Stan
7、dards and Documents for alternative contact information. Published by JEDEC Solid State Technology Association 2018 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107 JEDEC retains the copyright on this material. By downloading this file the individual agrees not to charge for or resell
8、 the resulting material. PRICE: Contact JEDEC Printed in the U.S.A. All rights reserved PLEASE! DONT VIOLATE THE LAW! This document is copyrighted by JEDEC and may not be reproduced without permission. For information, contact: JEDEC Solid State Technology Association 3103 North 10th Street Suite 24
9、0 South Arlington, VA 22201-2107 or refer to www.jedec.org under Standards-Documents/Copyright Information. JEDEC Standard No. 223D -i- UNIVERSAL FLASH STORAGE HOST CONTROLLER INTERFACE (UFSHCI) Contents 1 Scope . 1 2 Normative Reference . 1 3 Acronyms, Terms and Definitions, Keywords, and Conventio
10、ns 2 4 Architectural Overview . 5 4.1 Outside of Scope 5 4.2 Interface Architecture 6 4.3 Transfer Request Interface . 8 4.4 Limitations . 9 5 UFS Host Controller Register Interface 9 5.1 Register Map 10 5.2 Host Controller Capabilities Registers . 11 5.2.1 Offset 00h: CAP Controller Capabilities 11
11、 5.2.2 Offset 08h: VER UFS Version . 12 5.2.3 Offset 10h: HCPID Host Controller Identification Descriptor Product ID 12 5.2.4 Offset 14h: HCMID Host Controller Identification Descriptor Manufacturer ID . 12 5.2.5 Offset 18h: AHIT Auto-Hibernate Idle Timer 13 5.3 Operation and Runtime Registers 14 5.
12、3.1 Offset 20h: IS Interrupt Status 14 5.3.2 Offset 24h: IE Interrupt Enable . 16 5.3.3 Offset 30h: HCS Host Controller Status . 17 5.3.4 Offset 34h: HCE Host Controller Enable . 18 5.3.5 Offset 38h: UECPA Host UIC Error Code PHY Adapter Layer 19 5.3.6 Offset 3Ch: UECDL Host UIC Error Code Data Link
13、 Layer . 19 5.3.7 Offset 40h: UECN Host UIC Error Code Network Layer 20 5.3.8 Offset 44h: UECT Host UIC Error Code Transport Layer . 20 5.3.9 Offset 48h: UECDME Host UIC Error Code . 20 5.3.10 Offset 4Ch: UTRIACR UTP Transfer Request Interrupt Aggregation Control Register . 21 5.4 UTP Transfer Reque
14、st Registers 22 5.4.1 Offset 50h: UTRLBA UTP Transfer Request List Base Address . 22 5.4.2 Offset 54h: UTRLBAU UTP Transfer Request List Base Address Upper 32-bits . 22 5.4.3 Offset 58h: UTRLDBR UTP Transfer Request List Door Bell Register 23 5.4.4 Offset 5Ch: UTRLCLR UTP Transfer Request List CLear
15、 Register . 23 5.4.5 Offset 60h: UTRLRSR UTP Transfer Request List Run Stop Register . 23 5.4.6 Offset 64h: UTRLCNR UTP Transfer Request List Completion Notification Register 24 5.5 UTP Task Management Registers . 25 5.5.1 Offset 70h: UTMRLBA UTP Task Management Request List Base Address . 25 5.5.2
16、Offset 74h: UTMRLBAU UTP Task Management Request List Base Address Upper 32-bits . 25 5.5.3 Offset 78h: UTMRLDBR UTP Task Management Request List Door Bell Register 25 5.5.4 Offset 7Ch: UTMRLCLR UTP Task Management Request List CLear Register 26 5.5.5 Offset 80h: UTMRLRSR UTP Task Management Request
17、 List Run Stop Register 26 5.6 UIC Command Registers . 27 5.6.1 Offset 90h: UICCMD UIC Command 27 5.6.2 Offset 94h: UICCMDARG1 UIC Command Argument 1 . 28 5.6.3 Offset 98h: UICCMDARG2 UIC Command Argument 2 . 29 5.6.4 Offset 9Ch: UICCMDARG3 UIC Command Argument 3 . 30 5.6.5 Attributes for Local L2 T
18、imers 30 JEDEC Standard No. 223D -ii- Contents (contd) 5.7 Vendor Specific Registers 31 5.7.1 Offset C0h to FFh: VS Vendor Specific . 31 5.8 Crypto Registers 31 5.8.1 Offset 100h: CCAP Crypto Capability . 31 5.8.2 x-CRYPTOCAP Crypto Capability X 32 5.8.3 x-CRYPTOCFG Crypto Configuration X 33 6 Data
19、structures . 35 6.1 UTP Transfer Request List 35 6.1.1 UTP Transfer Request Descriptor 35 6.1.2 UTP Command Descriptor 39 6.2 UTP Task Management Request List 41 6.2.1 UTP Task Management Request Descriptor 41 6.3 Key Organization for Cryptographic Algorithms 43 6.3.1 AES-XTS . 43 6.3.2 Bitlocker-AE
20、S-CBC 45 6.3.3 AES-ECB . 46 6.3.4 ESSIV-AES-CBC 47 7 Theory of Operation 47 7.1 Host Controller Configuration and Control . 48 7.1.1 Host Controller Initialization . 48 7.1.2 Configuration and control 50 7.1.3 CRYPTOCFG Configuration Procedure . 50 7.2 Data Transfer Operation 51 7.2.1 Basic Steps wh
21、en Building a UTP Transfer Request . 52 7.2.2 UPIU Processing 53 7.2.3 Processing UTP Transfer Request Completion . 55 7.3 Task Management Function . 57 7.3.1 Basic Steps when Building a UTP Task Management Request . 57 7.3.2 Processing UTP Task Management Completion . 57 7.4 UIC Power Mode Change 5
22、8 7.5 UFSHCI Internal Rules 59 7.5.1 Command Processing Order 60 7.5.2 RTT Processing Rules 61 7.5.3 Data Unit Processing Order for Cryptographic operations 61 8 error reporting and handling 62 8.1 Error Types 62 8.1.1 System Bus Error . 62 8.1.2 UIC Error . 62 8.1.3 UIC Command Error 62 8.1.4 UTP E
23、rror 63 8.1.5 Host controller Fatal Error . 63 8.1.6 Device Error . 63 8.1.7 Hibernate Enter/Exit Error . 64 8.2 Error Handling . 64 8.2.1 System Bus Error Handling . 64 8.2.2 UIC Error Handling . 65 8.2.3 UIC Command Error Handling 65 8.2.4 UTP Error Handling . 66 JEDEC Standard No. 223D -iii- Cont
24、ents (contd) 8.2.5 Host Controller Error Handling . 66 8.2.6 Device Error Handling . 66 8.2.7 Hibernate Enter/Exit Error Handling . 66 9 Encryption ENGINE DETAILS (Informative) . 67 9.1 AES-XTS . 67 9.1.1 Overview 67 9.1.2 Data Unit Size 67 9.1.3 Tweak 68 9.2 Bitlocker AES-CBC . 68 9.2.1 Background
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJESD223D2018UNIVERSALFLASHSTORAGEHOSTCONTROLLERINTERFACEUFSHCIVERSION30PDF

链接地址:http://www.mydoc123.com/p-807114.html