DLA DSCC-VID-V62 07627 REV A-2011 MICROCIRCUIT DIGITAL-LINEAR DIFFERENTIAL LINE DRIVER MONOLITHIC SILICON.pdf
《DLA DSCC-VID-V62 07627 REV A-2011 MICROCIRCUIT DIGITAL-LINEAR DIFFERENTIAL LINE DRIVER MONOLITHIC SILICON.pdf》由会员分享,可在线阅读,更多相关《DLA DSCC-VID-V62 07627 REV A-2011 MICROCIRCUIT DIGITAL-LINEAR DIFFERENTIAL LINE DRIVER MONOLITHIC SILICON.pdf(15页珍藏版)》请在麦多课文档分享上搜索。
1、 REVISIONSLTR DESCRIPTION DATE APPROVEDPrepared in accordance with ASME Y14.24 Vendor item drawing REV PAGE REV PAGE REV STATUS OF PAGES REV PAGE 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 PMIC N/A PREPARED BY RICK OFFICER DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 Original date of drawing YY-MM-DD CH
2、ECKED BY RAJESH PITHADIA TITLE MICROCIRCUIT, DIGITAL-LINEAR, DIFFERENTIAL LINE DRIVER, MONOLITHIC SILICON 11-11-01 APPROVED BY CHARLES F. SAFFLE SIZE A CODE IDENT. NO. 16236 DWG NO. V62/07627 REV PAGE 1 OF 15 AMSC N/A 5962-V076-11 Provided by IHSNot for ResaleNo reproduction or networking permitted
3、without license from IHS-,-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/07627 REV PAGE 2 1. SCOPE 1.1 Scope. This drawing documents the general requirements of a high performance differential line driver microcircuit, with an operating temperature range of -55C to +
4、125C. 1.2 Vendor Item Drawing Administrative Control Number. The manufacturers PIN is the item of identification. The vendor item drawing establishes an administrative control number for identifying the item on the engineering documentation: V62/07627 - 01 X E Drawing Device type Case outline Lead f
5、inish number (See 1.2.1) (See 1.2.2) (See 1.2.3) 1.2.1 Device type(s). Device type Generic Circuit function 01 SN65LVDS31-EP High speed differential line driver 1.2.2 Case outline(s). The case outline(s) are as specified herein. Outline letter Number of pins JEDEC PUB 95 Package style X 16 MS-012-AC
6、 Plastic small outline surface mount 1.2.3 Lead finishes. The lead finishes are as specified below or other lead finishes as provided by the device manufacture: Finish designator Material A Hot solder dip B Tin-lead plateC Gold plateD PalladiumE Gold flash palladium Z Other Provided by IHSNot for Re
7、saleNo reproduction or networking permitted without license from IHS-,-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/07627 REV PAGE 3 1.3 Absolute maximum ratings. 1/ Supply voltage range (VCC) . -0.5 V to 4 V 2/ Input voltage range (VI) -0.5 V to VCC+ 0.5 V Continuo
8、us total power dissipation (PD) . See paragraph 1.5. Junction temperature range (TJ) +150C Lead temperature 1.6 mm (1/16 inch) from case for 10 seconds . +260C Storage temperature range (TSTG) -65C to +150C Thermal resistance, junction to ambient (JC) 36.9C/W Thermal resistance, junction to ambient
9、(JA) 73C/W 1.4 Recommended operating conditions. 3/ Supply voltage range (VCC) . 3 V to 3.6 V High level input voltage (VIH) . 2 V minimum Low level input voltage (VIL) 0.8 V maximum Operating free-air temperature range (TA) . -55C to +125C 1.5 Dissipation ratings. Package Power rating TA 25C Derati
10、ng factor above TA= 25C 4/ Power rating TA= 70C Power rating TA= 85C Power rating TA= 125C Case X 950 mW 7.6 mW/C 608 mW 494 mW 190 mW 1/ Stresses beyond those listed under “absolute maximum rating” may cause permanent damage to the device. These are stress ratings only, and functional operation of
11、the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 2/ All voltages, except differential I/O bus voltages, are with respect to the
12、 network ground terminal. 3/ Use of this product beyond the manufacturers design rules or stated parameters is done at the users risk. The manufacturer and/or distributor maintain no responsibility or liability for product used beyond the stated limits. 4/ This is the inverse of the junction to ambi
13、ent thermal resistance when board mounted and with no air flow. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/07627 REV PAGE 4 2. APPLICABLE DOCUMENTS JEDEC PUB 95 Registe
14、red and Standard Outlines for Semiconductor Devices (Applications for copies should be addressed to the JEDEC Office, 3103 North 10th Street, Suite 240-S, Arlington, VA 22201-2107 or online at http:/www.jedec.org) 3. REQUIREMENTS 3.1 Marking. Parts shall be permanently and legibly marked with the ma
15、nufacturers part number as shown in 6.3 herein and as follows: A. Manufacturers name, CAGE code, or logo B. Pin 1 identifier C. ESDS identification (optional) 3.2 Unit container. The unit container shall be marked with the manufacturers part number and with items A and C (if applicable) above. 3.3 E
16、lectrical characteristics. The maximum and recommended operating conditions and electrical performance characteristics are as specified in 1.3, 1.4, and table I herein. 3.4 Design, construction, and physical dimension. The design, construction, and physical dimensions are as specified herein. 3.5 Di
17、agrams. 3.5.1 Case outline. The case outline shall be as shown in 1.2.2 and figure 1. 3.5.2 Terminal connections. The terminal connections shall be as shown in figure 2. 3.5.3 Truth table. The truth table shall be as shown in figure 3. 3.5.4 Timing waveforms and test circuit. The timing waveforms an
18、d test circuit shall be as shown in figures 4, 5, 6, and 7. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/07627 REV PAGE 5 TABLE I. Electrical performance characteristics.
19、 1/ Test Symbol ConditionsTemperature, TADevice type Limits Unit Min Max Differential output voltage magnitude VODRL= 100 , see figure 5 -55C to +125C 01 247 454 mV Change in differential output voltage magnitude between logic states VODRL= 100 , see figure 5 -55C to +125C 01 -50 50 mV Steady state
20、common mode output voltage VOC(SS)See figure 6 -55C to +125C 01 1.125 1.375 V Change in steady state common mode output voltage between logic states VOC(SS)See figure 6 -55C to +125C 01 -50 50 mV Peak to peak common mode output voltage VOC(PP)See figure 6 -55C to +125C 01 150 mV Supply current ICCVI
21、= 0.8 V or 2 V, enabled, no load -55C to +125C 01 20 mA VI= 0.8 V or 2 V, enabled, RL= 100 35 VI= 0 or VCC, disabled 1 High level input current IIHVIH= 2 V -55C to +125C 01 20 A Low level input current IILVIL= 0.8 V -55C to +125C 01 10 A Short circuit output current IOSVO(Y)or VO(Z)= 0 -55C to +125C
22、 01 -24 mA VOD= 0 12 High impedance output current IOZVO= 0 or 2.4 V -55C to +125C 01 1 A Power off output current IO(OFF)VCC= 0, VO= 2.4 V -55C to +125C 01 4 A Input capacitance CINVCC= 3.3 V +25C 01 3 typical pF See footnotes at end of table. Provided by IHSNot for ResaleNo reproduction or network
23、ing permitted without license from IHS-,-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/07627 REV PAGE 6 TABLE I. Electrical performance characteristics Continued. 1/ Test Symbol ConditionsTemperature, TADevice type Limits Unit Min Max Propagation delay time, low to h
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- DLADSCCVIDV6207627REVA2011MICROCIRCUITDIGITALLINEARDIFFERENTIALLINEDRIVERMONOLITHICSILICONPDF

链接地址:http://www.mydoc123.com/p-689243.html