JEDEC JESD82-3B-2004 Definition of the SSTVN16857 2 5-2 6 V 14-Bit SSTL 2 Registered Buffer for PC1600 PC2100 PC2700 and PC3200 DDR DIMM Applications《PC1600 PC2700 和PC3200 DDR DIMM.pdf
《JEDEC JESD82-3B-2004 Definition of the SSTVN16857 2 5-2 6 V 14-Bit SSTL 2 Registered Buffer for PC1600 PC2100 PC2700 and PC3200 DDR DIMM Applications《PC1600 PC2700 和PC3200 DDR DIMM.pdf》由会员分享,可在线阅读,更多相关《JEDEC JESD82-3B-2004 Definition of the SSTVN16857 2 5-2 6 V 14-Bit SSTL 2 Registered Buffer for PC1600 PC2100 PC2700 and PC3200 DDR DIMM Applications《PC1600 PC2700 和PC3200 DDR DIMM.pdf(18页珍藏版)》请在麦多课文档分享上搜索。
1、JEDEC SOLID STATE TECHNOLOGY ASSOCIATIONJESD82-3BNOVEMBER 2004JEDECSTANDARDDefinition of the SSTVN16857 2.5-2.6 V 14-Bit SSTL_2 Registered Buffer for PC1600, PC2100, PC2700, and(Revision of JESD82-3A)PC3200 DDR DIMM ApplicationsNOTICE JEDEC standards and publications contain material that has been p
2、repared, reviewed, and approvedthrough the JEDEC Council level and subsequently reviewed and approved by the EIA GeneralCounsel. JEDEC standards and publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating interch
3、angeability andimprovement of products, and assisting the purchaser in selecting and obtaining with minimum delaythe proper product for use by those other than JEDEC members, whether the standard is to be usedeither domestically or internationally. JEDEC standards and publications are adopted withou
4、t regard to whether or not their adoption mayinvolve patents or articles, materials, or processes. By such action JEDEC does not assume anyliability to any patent owner, nor does it assume any obligation whatever to parties adopting theJEDEC standards or publications. The information included in JED
5、EC standards and publications represents a sound approach to product specification and application, principally from the solid state device manufacturer viewpoint. No claims to be in conformance with this standard may be made unless all requirements stated in thestandard are met. Inquiries, comments
6、, and suggestions relative to the content of this JEDEC standard or publicationshould be addressed to JEDEC Solid State Technology Association, 2500 Wilson Boulevard,Arlington, VA 22201-3834, (703)907-7559 or www.jedec.org. Published by JEDEC Solid State Technology Association 2004 2500 Wilson Boule
7、vard Arlington, VA 22201-3834 This document may be downloaded free of charge, however JEDEC retains the copyright on this material. By downloading this file the individual agrees not to charge for or resell the resulting material. Price: Please refer to the current Catalog of JEDEC Engineering Stand
8、ards and Publications or call Global Engineering Documents, USA and Canada (1-800-854-7179), International (303-397-7956) Printed in the U.S.A. All rights reserved PLEASE! DONT VIOLATE THE LAW! This document is copyrighted by the JEDEC Solid State Technology Association and may not be reproduced wit
9、hout permission. Organizations may obtain permission to reproduce a limited number of copies through entering into a license agreement. For information, contact: JEDEC Solid State Technology Association 2500 Wilson Boulevard Arlington, Virginia 22201-3834 or call (703) 907-7559 JEDEC Standard No. 82
10、-3BPage 1STANDARD FOR DEFINITION OF THE SSTVN16857 2.52.6-V 14-BIT SSTL_2REGISTERED BUFFER FOR DDR DIMM APPLICATIONS(From JEDEC Board Ballot JCB-04-73, formulated under the cognizance of the JC-40 Committee on Digital Logic.)1 ScopeThis standard defines standard specifications of dc interface parame
11、ters, switching parameters, and test loading for definition of the SSTVN16857 14-bit SSTL_2 registered buffer for PC1600, PC2100, PC2700 and PC3200 DDR DIMM applications.The purpose is to provide a standard for the SSTVN16857 (see Note) logic device, for uniformity, multiplicity of sources, eliminat
12、ion of confusion, ease of device specification, and ease of use.NOTE The designation SSTVN16857 refers to the part designation of a series of commercial logic parts common in the industry. This number is normally preceeded by a series of manufacturer specific characters to make up a complete part de
13、signation.2 Device standard2.1 DescriptionThis 14-bit registered buffer is designed for 2.3-V to 2.7-V VDD(PC1600, PC2100, PC2700) and 2.6-V to 2.7-V VDD(PC3200) operation.All inputs are compatible with the JEDEC standard for SSTL_2, except the LVCMOS reset (RESET) input. All outputs are SSTL_2, Cla
14、ss II compatible.The SSTVN16857 operates from a differential clock (CK and CK). Data are registered at the crossing of CK going high, and CK going low.The device supports low-power standby operation. When RESET is low, the differential input receivers are disabled, and undriven (floating) data, cloc
15、k and reference voltage (VREF) inputs are allowed. In addition, when RESET is low all registers are reset, and all outputs are forced low. The LVCMOS RESET input must always be held at a valid logic high or low level.To ensure defined outputs from the register before a stable clock has been supplied
16、, RESET must be held in the low state during power up.In the DDR DIMM application, RESET is specified to be completely asynchronous with respect to CK and CK. Therefore, no timing relationship can be guaranteed between the two. When entering reset, the register will be cleared and the outputs will b
17、e driven low quickly, relative to the time to disable the differential input receivers, thus ensuring no glitches on the output. However, when coming out of reset, the register will become active quickly, relative to the time to enable the differential input receivers. As long as the data inputs are
18、 low, and the clock is stable during the time from the low-to-high transition of RESET until the input receivers are fully enabled, the design must ensure that the outputs will remain low.Package options include plastic thin shrink small-outline, and plastic thin very small-outline (MO-153).JEDEC St
19、andard No. 82-3BPage 22 Device standard (contd)2.2 Pinout figuresFigure 1 48-pin TSSOP package and pinout2.3 Terminal functionsTable 1 Terminal functionsTerminalnameDescriptionElectricalcharacteristicsQ1Q14 Data outputSSTL_2, Class II outputGND Ground Ground inputVDDQOutput-stage drain power voltage
20、PC1600, PC2100, PC2700 2.5-V nominalPC3200 2.6-V nominalVDDLogic power voltagePC1600, PC2100, PC2700 2.5-V nominalPC3200 2.6-V nominalRESETAsynchronous reset input resets registers and disables data and clock differential-input receiversLVCMOS inputVREFInput reference voltagePC1600, PC2100, PC2700 1
21、.25-V nominalPC3200 1.30-V nominalCK Positive master clock input Differential inputCK Negative master clock input Differential inputD1D14Data input clocked in on the crossing of the rising edge of CK and the falling edge of CKSSTL_2 input12345678910111213141516171819202122232448474645444342414039383
22、7363534333231302928272625D1D2GNDVDDD3D4D5D6D7CKCKVDDGNDVREFRESETD8D9D10D11D12VDDGNDD13D14Q1Q2GNDVDDQQ3Q4Q5GNDVDDQQ6Q7VDDQGNDQ8Q9VDDQGNDQ10Q11Q12VDDQGNDQ13Q14TOP VIEWJEDEC Standard No. 82-3BPage 32 Device standard (contd)2.4 Function table2.5 Logic diagramFigure 2 Logic diagram (positive logic)Table
23、2 Function table (each flip flop)InputsQ OutputsRESET CK CK DHLLH HHH L or H L or H XQ0LX or FloatingX or FloatingX or FloatingL1DC1R1Q13438393548RESETCKCKVREFD1To 13 Other ChannelsJEDEC Standard No. 82-3BPage 42 Device standard (contd)2.6 Absolute maximum ratingsTable 3 Absolute maximum ratings ove
24、r operating free-air temperature range (see Note 1)Supply voltage range, VDDor VDDQ. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.5 V to 3.6 VInput voltage range, VI(See Notes 2 and 3) . . . . . . . . . . . . . . . . . . . . . . . . . 0.5 V to VDD+ 0.5 VOutput voltage ra
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJESD823B2004DEFINITIONOFTHESSTVN168572526V14BITSSTL2REGISTEREDBUFFERFORPC1600PC2100PC2700ANDPC3200DDRDIMMAPPLICATIONSPC1600PC2700

链接地址:http://www.mydoc123.com/p-807339.html