JEDEC JESD82-1A-2004 Definition of CVF857 PLL Clock Driver for Registered PC1600 PC2100 PC2700 a n d PC3200 DIMM Applications《PC1600 PC2100 PC2700和PC3200 DIMM应用软件CVF857相同步逻辑时钟驱动器的定.pdf
《JEDEC JESD82-1A-2004 Definition of CVF857 PLL Clock Driver for Registered PC1600 PC2100 PC2700 a n d PC3200 DIMM Applications《PC1600 PC2100 PC2700和PC3200 DIMM应用软件CVF857相同步逻辑时钟驱动器的定.pdf》由会员分享,可在线阅读,更多相关《JEDEC JESD82-1A-2004 Definition of CVF857 PLL Clock Driver for Registered PC1600 PC2100 PC2700 a n d PC3200 DIMM Applications《PC1600 PC2100 PC2700和PC3200 DIMM应用软件CVF857相同步逻辑时钟驱动器的定.pdf(25页珍藏版)》请在麦多课文档分享上搜索。
1、JEDEC SOLID STATE TECHNOLOGY ASSOCIATIONJESD82-1AMAY 2004JEDECSTANDARDDefinition of CVF857 PLL Clock Driverfor Registered PC1600, PC2100, PC2700 and PC3200 DIMM Applications NOTICEJEDEC standards and publications contain material that has been prepared, reviewed, and approvedthrough the JEDEC Counci
2、l level and subsequently reviewed and approved by the EIA General Counsel.JEDEC standards and publications are designed to serve the public interest through eliminatingmisunderstandings between manufacturers and purchasers, facilitating interchangeability andimprovement of products, and assisting th
3、e purchaser in selecting and obtaining with minimum delay theproper product for use by those other than JEDEC members, whether the standard is to be used eitherdomestically or internationally.JEDEC standards and publications are adopted without regard to whether or not their adoption mayinvolve pate
4、nts or articles, materials, or processes. By such action JEDEC does not assume any liability toany patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC standards orpublications.The information included in JEDEC standards and publications represents a sound approach
5、to productspecification and application, principally from the solid state device manufacturer viewpoint. Within theJEDEC organization there are procedures whereby a JEDEC standard or publication may be furtherprocessed and ultimately become an EIA standard.No claims to be in conformance with this st
6、andard may be made unless all requirements stated in thestandard are met.Inquiries, comments, and suggestions relative to the content of this JEDEC standard or publication shouldbe addressed to JEDEC Solid State Technology Association, 2500 Wilson Boulevard, Arlington, VA22201-3834, (703)907-7559 or
7、 www.jedec.org.Published byJEDEC Solid State Technology Association 20042500 Wilson BoulevardArlington, VA 22201-3834This document may be downloaded free of charge, however JEDEC retains the copyright on this material. By downloading this file the individual agrees not to charge for or resell the re
8、sulting material.Price: Please refer to the current Catalogue of JEDEC Standards and Publications online at: http:/www.jedec.org/catalog/catalog.cfmPrinted in the U.S.A.All rights reservedPLEASE! DONT VIOLATE THE LAW! This document is copyrighted by JEDEC and may not be reproduced without permission
9、. Organizations may obtain permission to reproduce a limited number of copies through entering into a license agreement. For information, contact: JEDEC Solid State Technology Association 2500 Wilson Boulevard Arlington, Virginia 22201-3834 or call (703) 907-7559 JEDEC Standard No. 82-1APage 1STANDA
10、RD FOR DEFINITION OF CVF857 PLL CLOCK DRIVERFOR REGISTERED PC1600, PC2100, PC2700 AND PC3200 DIMM APPLICATIONS(From JEDEC Board Ballot JCB-03-86, formulated under the cognizance of the JC-40 Committee on Digital Logic.)1 ScopeThis standard defines standard specifications of dc interface parameters,
11、switching parameters, and test loading for definition of a CVF857 PLL clock device for registered PC1600, PC2100, PC2700 and PC3200 DIMM applications.The purpose is to provide a standard for a CVF857 PLL clock device, for uniformity, multiplicity of sources, elimination of confusion, ease of device
12、specification, and ease of use. 2 Terms and definitions (for the purpose of this document)CI() Delta input capacitance.3 Device standard3.1 DescriptionThis PLL Clock Buffer is specified for a VDDQ of 2.5 V (PC1600, PC2100 and PC2700) and 2.6 V (PC3200); an AVDDof 2.5 V (PC1600, PC2100 and PC2700) an
13、d 2.6 V (PC3200); and differential data input and output levels. Package options include plastic 48-pin Thin Shrink Small-Outline Package (TSSOP) and 40-pin Very Fine Pitch Quad Flat No-Lead Package (VFQFPN).The device is a zero delay buffer that distributes a differential clock input pair (CK, CK)
14、to ten differential pair of clock outputs (Y0:9, Y0:9) and one differential pair feedback clock outputs (FBOUT, FBOUT). The clock outputs are controlled by the input clocks (CK, CK), the feedback clocks (FBIN, FBIN), the 2.5-V LVCMOS input (PWRDWN) and the Analog Power input (AVDD). When input PWRDW
15、N is low while power is applied, the receivers are disabled, the PLL is turned off and the differential clock outputs are 3-stated. When AVDDis grounded, the PLL is turned off and bypassed for test purposes.When the input frequency is less than approximately 20 MHz, which is below the operating freq
16、uency of the PLL, the device will enter a low power mode. An input frequency detection circuit on the differential inputs, independent from the input buffers, will detect the low frequency condition and perform the same low power features as when the PWRDWN input is low. When the input frequency inc
17、reases to greater than approximately 20 MHz, the PLL will be turned back on, the inputs and outputs will be enabled and PLL will obtain phase lock between the feedback clock pair (FBIN, FBIN) and the input clock pair (CK, CK).The PLL in the CVF857 clock driver uses the input clocks (CK, CK) and the
18、feedback clocks (FBIN, FBIN) to provide high-performance, low-skew, low-jitter output differential clocks (Y0:9, Y0:9). The CVF857 is also able to track Spread Spectrum Clocking (SSC) for reduced EMI.The CVF857 is characterized for operation from 0oC to 70 oC.JEDEC Standard No. 82-1APage 23 Device s
19、tandard (contd)3.2 Pinout figureFigure 1 48-Pin TSSOP and 40-pin HP-VFQFP-N package pinouts3.3 Terminal functionsTable 1 Terminal FunctionsTerminalNameDescriptionElectricalCharacteristicsAGND Analog Ground GroundAVDDAnalog powerPC1600, PC2100, PC2700 2.5 V nominalPC3200 2.6 V nominalCK Clock input D
20、ifferential inputCK Complementary clock input Differential inputFBIN Feedback clock input Differential inputFBIN Complementary feedback clock input Differential inputFBOUT Feedback clock output Differential outputFBOUT Complementary feedback clock output Differential outputPWRDWN Power down LVCMOS i
21、nputGND Ground GroundVDDQLogic and output powerPC1600, PC2100, PC2700 2.5 V nominalPC3200 2.6 V nominalY0:9 Clock outputs Differential outputsY0:9 Complementary clock outputs Differential outputsTOP VIEWVDDQ123456789101112131415161718192021222324484746454443424140393837353634333231302928272625FBOUTG
22、NDVDDQGNDGNDVDDQFBINFBINPWRDWNVDDQGNDGNDY9Y8Y8FBOUTY7Y7Y6Y6Y5Y5VDDQY9GNDGNDVDDQGNDY0Y0Y1Y1VDDQVDDQGNDCKCKY2Y2GNDY3Y3Y4Y4AGNDVDDQAVDDY0 Y0 Y5Y1 Y1 VDDQY5 VDDQY6 Y640 31PWRDWNFBINFBINY7Y7VDDQVDDQFBOUTFBOUT3021Y9Y9Y4 Y8Y8VDDQY4VDDQY3Y32011VDDQCKCKGNDAGNDAVDDVDDQY2Y2GND101VDDQGND40-pin HP-VFQFP-N (6.0x6
23、.0mm Body Size, 0.5mmPitch, M0#220, variation VJJD-2, E2=D2=2.9mm+/- 0.15mm) package pinouts48-pin TSSOP (MO-153-ED)JEDEC Standard No. 82-1APage 33 Device standard (contd)3.4 Function tableNOTE 1 AVDDNominal is 2.5 V for PC1600, PC2100 and PC2700; and 2.6 V for PC3200.3.5 Logic diagramFigure 2 Logic
24、 diagram (positive logic)Table 2 Function table (see Note 1)Inputs OutputsPLLAVDDPWRDWN CK CK YYFBOUT FBOUTGND H L H L LH Bypassed/OffGND H H L HL L Bypassed/OffXLLHZZZZOfHLZZfNominal H L H LHLHOnNominalH H L HLHL OnoinalX VDDQ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJESD821A2004DEFINITIONOFCVF857PLLCLOCKDRIVERFORREGISTEREDPC1600PC2100PC2700ANDPC3200DIMMAPPLICATIONSPC1600PC2100PC2700

链接地址:http://www.mydoc123.com/p-807323.html