JEDEC JESD226-2013 RF BIASED LIFE (RFBL) TEST METHOD.pdf
《JEDEC JESD226-2013 RF BIASED LIFE (RFBL) TEST METHOD.pdf》由会员分享,可在线阅读,更多相关《JEDEC JESD226-2013 RF BIASED LIFE (RFBL) TEST METHOD.pdf(20页珍藏版)》请在麦多课文档分享上搜索。
1、JEDECSTANDARDRF BIASED LIFE (RFBL) TEST METHODJESD226 JANUARY 2013 JEDEC SOLID STATE TECHNOLOGY ASSOCIATION NOTICE JEDEC standards and publications contain material that has been prepared, reviewed, and approved through the JEDEC Board of Directors level and subsequently reviewed and approved by the
2、 JEDEC legal counsel. JEDEC standards and publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating interchangeability and improvement of products, and assisting the purchaser in selecting and obtaining with minimu
3、m delay the proper product for use by those other than JEDEC members, whether the standard is to be used either domestically or internationally. JEDEC standards and publications are adopted without regard to whether or not their adoption may involve patents or articles, materials, or processes. By s
4、uch action JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC standards or publications. The information included in JEDEC standards and publications represents a sound approach to product specification and application, p
5、rincipally from the solid state device manufacturer viewpoint. Within the JEDEC organization there are procedures whereby a JEDEC standard or publication may be further processed and ultimately become an ANSI standard. No claims to be in conformance with this standard may be made unless all requirem
6、ents stated in the standard are met. Inquiries, comments, and suggestions relative to the content of this JEDEC standard or publication should be addressed to JEDEC at the address below, or refer to www.jedec.org under Standards and Documents for alternative contact information. Published by JEDEC S
7、olid State Technology Association 2013 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107 This document may be downloaded free of charge; however JEDEC retains the copyright on this material. By downloading this file the individual agrees not to charge for or resell the resulting materi
8、al. PRICE: Contact JEDEC Printed in the U.S.A. All rights reserved PLEASE! DONT VIOLATE THELAW!This document is copyrighted by JEDEC and may not be reproduced without permission. For information, contact: JEDEC Solid State Technology Association 3103 North 10th Street Suite 240 South Arlington, VA 2
9、2201-2107 or refer to www.jedec.org under Standards-Documents/Copyright Information. JEDEC Standard No. 226 -i- RF BIASED LIFE (RFBL) TEST METHOD Contents PageForeword ii Introduction ii 1 Scope 1 2 Applicable documents 1 3 Apparatus 2 3.1 Circuitry 2 3.2 Device mounting 2 3.3 Power supplies and sig
10、nal sources 2 3.4 Environmental chamber 2 4 Definitions 3 4.1 Maximum operating voltage 3 4.2 Absolute maximum rated voltage 3 4.3 Absolute maximum rated junction temperature 3 4.4 Absolute maximum rated RF input power 3 5 Procedure 3 5.1 Stress duration 3 5.2 Acceleration Factor 4 5.3 Stress condit
11、ions 5 5.3.1 Ambient temperature 5 5.3.2 Operating DC voltage 6 5.3.3 Mode bias or functional dynamic bias 6 5.3.4 RF Biasing Configurations 7 5.3.4.1 Switching stress bias 7 5.3.4.2 RF stress bias 8 5.3.4.3 Modulated stress bias 8 5.3.5 Loading and matching 9 6 Cool-down 9 7 Samples 9 8 Measurement
12、s 10 8.1 Stress pauses 10 9 Failure criteria 10 10 Summary 11 JEDEC Standard No. 226 -ii- Foreword A unique application of semiconductor integrated circuits is within a module. Modules are sometimes referred to as a system-in-package (SIP) or hybrid. For the purpose of this document, we define a mod
13、ule as an assembly that integrates multiple semiconductor die within one package. Such a module is not restricted to semiconductors it can also contain passive devices that include components such as resistors, capacitors, inductors, filters, and couplers that are either built-in to the substrate or
14、 added as Surface Mount Devices. Another unique aspect of Laminate-based Power Amplifier Module (PAM) is the application of Compound Semiconductors. To further refine the classification of modules, we have specifically selected amplification to be the core function. But amplification is not necessar
15、ily the only function. Switching, power control, power detection, signal reception, filtering, and ESD suppression may be other functions performed within a module. Additionally, many of the functions may be employed over various frequencies and at various output power levels such that these functio
16、ns are arranged in a parallel fashion within the module. A typical module application is a Power Amplifier Module (PAM) used at or near the “front-end” of a cellular phone or mobile device. PAMs are an enabling component of cell phones that transmit signals with high efficiency, linearity, and relia
17、bility in a manner that is yet unmatched by monolithic devices. A typical PAM consists of a substrate, which may be a leadframe material, but is more commonly a ceramic or laminate multi-layer base. Upon the base, the aforementioned die and components are mounted, and all components are encapsulated
18、, using packaging materials, such as an epoxy, most commonly formed by a transfer mold process. Hermetic versions of PAMs utilize ceramic substrates and lids or caps that seal the various components within. Even though similar types of modules have been utilized for semiconductors in the past, the u
19、se of Compound Semiconductors, with a laminate substrate, for relatively high power dissipation wireless application at radio frequencies (RF) is seemingly unique. IntroductionThis standard is intended to address one of the unique operational regimes of a PAM: RF bias. DC bias and RF bias are differ
20、ent in many respects. One reference provided evidence that the thermal impact of RF Vs. DC was clearly evident. Specific comparisons between DC bias and RF bias are summarized by the following publication: 1 Y. Qu, P. Scott, L. Marchut, it is frequently specified by device manufacturers for a specif
21、ic device and/or technology. 5 Procedure The sample devices shall be subjected to the specified or selected stress conditions for the time and temperature required. It is desirable to perform RF stressing on the entire module. However, if the fully assembled module cannot be stressed, then RF lifete
22、sting of the individual subcomponents can be considered. If subcomponents are RF stressed, then measures must be taken to ensure the subassemblies represent the finished product as closely as possible. For example, the same thermal resistance, same junction temperature, and other similar conditions
23、must be applied. 5.1 Stress duration The bias life duration is intended to meet or exceed an equivalent field lifetime under use conditions. The duration is established based on the acceleration of the stress (see each specific failure mechanism - JEP122 for example). The stress duration is determin
24、ed by the specified qualification requirements (example, JESD 47) or the applicable procurement document. Interim measurements may be performed as necessary per restrictions in clause 7. JEDEC Standard No. 226 Page 4 5.1 Stress duration (contd) Without specific guidelines for a product, family, or t
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJESD2262013RFBIASEDLIFERFBLTESTMETHODPDF

链接地址:http://www.mydoc123.com/p-807118.html