JEDEC JESD204C-2017 Serial Interface for Data Converters.pdf
《JEDEC JESD204C-2017 Serial Interface for Data Converters.pdf》由会员分享,可在线阅读,更多相关《JEDEC JESD204C-2017 Serial Interface for Data Converters.pdf(294页珍藏版)》请在麦多课文档分享上搜索。
1、 JEDEC STANDARD Serial Interface for Data Converters JESD204C (Revision of JESD204B.01 January 2012) DECEMBER 2017 JEDEC SOLID STATE TECHNOLOGY ASSOCIATION NOTICE JEDEC standards and publications contain material that has been prepared, reviewed, and approved through the JEDEC Board of Directors lev
2、el and subsequently reviewed and approved by the JEDEC legal counsel. JEDEC standards and publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating interchangeability and improvement of products, and assisting the
3、purchaser in selecting and obtaining with minimum delay the proper product for use by those other than JEDEC members, whether the standard is to be used either domestically or internationally. JEDEC standards and publications are adopted without regard to whether or not their adoption may involve pa
4、tents or articles, materials, or processes. By such action JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC standards or publications. The information included in JEDEC standards and publications represents a sound appr
5、oach to product specification and application, principally from the solid state device manufacturer viewpoint. Within the JEDEC organization there are procedures whereby a JEDEC standard or publication may be further processed and ultimately become an ANSI standard. No claims to be in conformance wi
6、th this standard may be made unless all requirements stated in the standard are met. Inquiries, comments, and suggestions relative to the content of this JEDEC standard or publication should be addressed to JEDEC at the address below, or refer to www.jedec.org under Standards and Documents for alter
7、native contact information. Published by JEDEC Solid State Technology Association 2017 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107 This document may be downloaded free of charge; however JEDEC retains the copyright on this material. By downloading this file the individual agrees
8、not to charge for or resell the resulting material. PRICE: Contact JEDEC Printed in the U.S.A. All rights reserved PLEASE! DONT VIOLATE THE LAW! This document is copyrighted by JEDEC and may not be reproduced without permission. For information, contact: JEDEC Solid State Technology Association 3103
9、 North 10th Street Suite 240 South Arlington, VA 22201-2107 or refer to www.jedec.org under Standards-Documents/Copyright Information. JEDEC Standard No. 204C -i- SERIAL INTERFACE FOR DATA CONVERTERS CONTENTS Foreword xii 1 Scope . 1 2 Normative references 3 3 Terminology . 4 3.1 Terms and definitio
10、ns 4 3.2 Symbols and abbreviated terms . 9 4 Introduction and common requirements 17 4.1 Application overview 17 4.1.1 Background . 17 4.1.2 Physical layer overview . 18 4.1.3 Transport and link layer overview . 19 4.1.3.1 Data encoding and organization 19 4.1.3.2 Clocking 19 4.1.3.3 Sync header str
11、eam 21 4.1.3.4 Deterministic latency . 21 4.1.4 Data link properties . 21 4.1.4.1 Variants and modes . 22 4.1.5 Configuration examples 22 4.1.5.1 General 22 4.1.5.2 Single-device ADC application . 22 4.1.5.3 Single-device DAC application . 24 4.2 Deterministic latency . 25 4.2.1 Introduction and gen
12、eral requirements 25 4.2.2 No support for deterministic latency (device subclass 0 and device subclass 1 using MULTIREF) 28 4.2.3 Deterministic latency using SYSREF (device subclass 1) 28 4.2.4 Deterministic latency using SYNC detection (device subclass 2) . 28 4.3 Physical timing 29 4.3.1 Device cl
13、ock 29 4.3.2 Link layer clock . 30 4.3.3 Transport layer clock . 30 4.3.4 Local multiframe and extended multiblock clocks (LMFC and LEMC) 31 4.3.5 SYSREF signal (device Subclass 1) 31 4.3.6 MULTIREF signal (device subclass 1) . 33 4.3.7 SYNC generation and detection clocks (8B/10B link layer) . 35 4
14、.3.8 Skew and latency variation budget 36 4.4 Control interfaces 47 4.5 Device classification . 47 4.5.1 Classes . 47 4.5.2 Device subclassification 47 4.5.3 Features to be declared 48 5 Physical layer specification . 49 5.1 Category B physical layer specification 49 5.1.1 Electrical specification o
15、verview 49 5.1.2 Compliance types 50 5.1.3 Transmission medium . 51 5.1.3.1 Transmission medium insertion loss . 52 5.1.4 Class B-3 ( LV-OIF-SxI5) . 52 5.1.4.1 Compliance . 52 5.1.4.2 Transmitter 53 5.1.4.3 Receiver . 54 5.1.5 Class B-6 (LV-OIF-6G-SR) 56 JEDEC Standard No. 204C -ii- SERIAL INTERFACE
16、 FOR DATA CONVERTERS CONTENTS (contd) 5.1.5.1 Compliance . 56 5.1.5.2 Transmitter 57 5.1.5.3 Receiver . 59 5.1.6 Class B-12 (LV-OIF-11G-SR) 60 5.1.6.1 Applicability above 11.1 Gbps 60 5.1.6.2 Compliance . 61 5.1.6.3 Transmitter 62 5.1.6.4 Receiver . 64 5.2 Category C physical layer specification 66
17、5.2.1 Overview . 66 5.2.2 Common transmitter electrical specifications . 68 5.2.3 Common receiver electrical specifications 69 5.2.4 Common JESD204C channel operation margin (JCOM) parameters . 70 5.2.5 Class C-S . 71 5.2.6 Class C-M 72 5.2.7 Class C-R 73 5.2.8 Reference channels 73 5.2.9 Compliance
18、 . 76 5.2.9.1 Transmitter 76 5.2.9.2 Receiver . 76 5.2.9.3 Channel . 77 5.2.9.4 Isolation . 78 5.2.10 Transmitter definitions 79 5.2.10.1 Transmitter test fixture 79 5.2.10.2 Signaling rate and range 81 5.2.10.3 Signaling levels . 81 5.2.10.4 Transmitter transition (rise/fall) time 82 5.2.10.5 Trans
19、mitter output return loss . 83 5.2.10.6 Transmitter output waveform 85 5.2.10.7 Transmitter output noise and distortion . 87 5.2.10.8 Waveform acquisition . 88 5.2.10.9 Test pattern 88 5.2.10.10 Linear fit to the waveform measured at TP0a 88 5.2.10.11 Removal of the transfer function between the tra
20、nsmit function and TP0a . 89 5.2.10.12 Transmitter output jitter . 90 5.2.11 Receiver definitions . 92 5.2.11.1 Receiver test fixture 92 5.2.11.2 Signaling rate and range 94 5.2.11.3 Signaling levels . 95 5.2.11.4 Receiver input return loss 95 5.2.11.5 Receiver sensitivity . 97 5.2.11.6 Receiver jit
21、ter tolerance . 97 5.2.12 JESD204C channel operation margin (JCOM) . 98 5.2.12.1 Link model 98 5.2.12.2 Implementation 100 5.2.12.3 Device class . 100 5.2.12.4 Measurement of the channel 101 5.2.12.5 Coupling 102 5.2.12.6 Transmitter and receiver device package models 102 5.2.12.7 Path terminations
22、. 107 5.2.12.8 Filters. 108 JEDEC Standard No. 204C -iii- SERIAL INTERFACE FOR DATA CONVERTERS CONTENTS (contd) 5.2.12.9 Pulse response . 115 5.2.12.10 Determination of variable equalizer parameters 116 5.2.12.11 Interference and noise amplitude . 118 5.2.12.12 Availability Error! Bookmark not defin
23、ed. 6 Transport layer 121 6.1 Overview . 121 6.2 User data format for an independent lane 121 6.2.1 General 121 6.2.2 User data mapping without oversampling . 122 6.2.3 User data mapping with oversampling 124 6.3 User data format for multiple lanes . 125 6.4 Tail bits 128 6.5 Idle mode . 128 6.5.1 G
24、eneral 128 6.5.2 Dummy Samples . 128 6.6 Test modes 129 6.6.1 General 129 6.6.2 Short transport layer test pattern 129 6.6.3 Long transport layer test pattern 130 7 64B/66B and 64B/80B link layer 131 7.1 Overview . 131 7.1.1 64B/66B and 64B/80B encoding . 131 7.1.2 Block structure 131 7.1.3 Multiblo
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJESD204C2017SERIALINTERFACEFORDATACONVERTERSPDF
链接地址:http://www.mydoc123.com/p-807036.html