JEDEC JESD82-30-2014 LRDIMM DDR3 Memory Buffer (MB) Version 1 0.pdf
《JEDEC JESD82-30-2014 LRDIMM DDR3 Memory Buffer (MB) Version 1 0.pdf》由会员分享,可在线阅读,更多相关《JEDEC JESD82-30-2014 LRDIMM DDR3 Memory Buffer (MB) Version 1 0.pdf(321页珍藏版)》请在麦多课文档分享上搜索。
1、JEDEC STANDARD LRDIMM DDR3 Memory Buffer (MB) Version 1.0 JESD82-30OCTOBER 2014 JEDEC SOLID STATE TECHNOLOGY ASSOCIATIONNOTICE JEDEC standards and publications contain material that has been prepared, reviewed, and approved through the JEDEC Board of Directors level and subsequently reviewed and app
2、roved by the JEDEC legal counsel.JEDEC standards and publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating interchangeability and improvement of products, and assisting the purchaser in selecting and obtaining
3、with minimum delay the proper product for use by those other than JEDEC members, whether the standard is to be used either domestically or internationally. JEDEC standards and publications are adopted without regard to whether or not their adoption may involve patents or articles, materials, or proc
4、esses. By such action JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC standards or publications. The information included in JEDEC standards and publications represents a sound approach to product specification and app
5、lication, principally from the solid state device manufacturer viewpoint. Within the JEDEC organization there are procedures whereby a JEDEC standard or publication may be further processed and ultimately become an ANSI standard. No claims to be in conformance with this standard may be made unless a
6、ll requirements stated in the standard are met.Inquiries, comments, and suggestions relative to the content of this JEDEC standard or publication should be addressed to JEDEC at the address below, or refer to www.jedec.org under Standards and Documents for alternative contact information. Published
7、byJEDEC Solid State Technology Association 2014 3103 North 10th StreetSuite 240 South Arlington, VA 22201-2107 This document may be downloaded free of charge; however JEDEC retains the copyright on this material. By downloading this file the individual agrees not tocharge for or resell the resulting
8、 material. PRICE: Contact JEDEC PLEASE! DONT VIOLATE THE LAW! This document is copyrighted by JEDEC and may not be reproduced without permission. For information, contact: JEDEC Solid State Technology Association 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107 or refer to www.jedec.o
9、rg under Standards-Documents/Copyright Information. JEDEC Standard No. 82-30LRDIMM: Memory Buffer (MB), Version 1.0 Contents 1 Introduction .11.1 LRDIMM Memory Buffer Overview11.2 Memory Buffer Functionality .11.2.1 Memory Buffer Key Features.11.2.2 DDR SDRAM 11.2.3 Byte Group Signal Mapping 21.3 LR
10、DIMM DDR3 Memory Buffer Block Diagram 31.4 Interfaces 41.4.1 HOST Interface .41.4.2 DDR3 DRAM Interface41.4.3 SMBus Slave Interface41.5 References41.6 Glossary 52 Ballout and Package Information 72.1 588-Ball FBGA (20x38 Array, 25.2x13.5 mm Body Size, 0.65 mm Pitch, MO-301A Variation A) Pinconfigura
11、tion72.2 Pin Assignments for the LR-DIMM DDR3 Memory Buffer (MB)82.3 Package Information .163 Pin Descriptions 173.1 Pin Description 174 Host Interface Protocol and Requirement .214.1 MB Modes of operation .214.1.1 Direct Rank Addressing Mode 214.1.2 Rank Multiplication Mode 224.2 Command, Address,
12、and Control Signal usage 344.2.1 Command Signals.344.2.2 Address Signals 354.2.3 Control Signals364.3 Parity .394.3.1 Parity Timing Scheme Waveforms394.4 Dynamic 1T/3T Timing Transaction and Output Inversion Enabling/Disabling .414.5 Control Word Access Mechanism .454.6 Address Mirroring465 DRAM Int
13、erface Protocol and Requirement475.1 Signals and Usage 475.1.1 Command / Address .475.1.2 Control Signals485.1.3 Clock Outputs495.1.4 Reset.505.1.5 DRAM data bus.505.2 Turnaround Cycles506 Initialization .516.1 Initialization Overview .516.2 Power-on Initialization.526.2.1 Clock Stabilization Time t
14、STAB 536.3 Initialization with Stable Power (Soft Reset) .556.4 Host RCW to Configure MB566.5 Host MRS to Configure DRAM .566.6 Host to DRAM ZQ Calibration.576.7 MB-DRAM Training.576.8 Host-MB Training577 Electrical, Timing, Power and Thermal .597.1 Electrical DC and AC Parameters 597.1.1 Absolute m
15、aximum ratings .597.1.2 DC and AC Specifications 607.1.3 DC specifications, IDD Specifications.667.1.4 Input/Output Capacitance.677.2 AC and DC Input and Output Measurement Levels .687.2.1 Differential swing requirements for clock (CK - CK#) and strobe (DQS - DQS#) .687.2.2 Slew Rate Definitions for
16、 Differential Input Signals 69-i-JEDEC Standard No. 82-30LRDIMM: Memory Buffer (MB), Version 1.0 Contents (contd) 7.2.3 Single Ended AC and DC Output Levels 707.2.4 Differential AC and DC Output Levels 707.2.5 Single Ended Output Slew Rate .717.2.6 Differential Output Slew Rate .727.2.7 Reference Lo
17、ad for AC Timing and Output Slew Rate 737.2.8 Overshoot and Undershoot Specifications 747.3 Host Interface Electrical / Timing Specifications.767.3.1 CMD/ADDR/CTRL Input Bus Termination Requirement 767.3.2 DQ/DQS On-Die Termination (ODT) Requirement.777.3.3 DQ/DQS Output Driver DC Electrical Charact
18、eristics.787.3.4 Host Interface Input Timing and DQ/DQS Output Timing.797.4 DRAM Interface Electrical / Timing Specifications837.4.1 MDQ/MDQS On-Die Termination (MODT) Requirement 837.4.2 QCMD/QADDR/QCTRL/Yn_t/Yn_c DC and AC Output Parameters847.4.3 MDQ/MDQS DC and AC Output Parameters857.4.4 DRAM I
19、nterface Input and Output Timing .877.5 Data Setup, Hold and Slew Rate Derating967.6 Nominal and Tangent line slew rate measurement for Setup and Hold De-rating 987.7 Test circuits and switching waveforms for CMD/ADD/CNTRL/CK Inputs .1067.7.1 Parameter measurement information1067.7.2 Error output lo
20、ad circuit and voltage measurement information1098 Power Management 1118.1 CKE Power Management1118.1.1 2 DCKE mode (RDIMM Compatible Mode).1128.1.2 4 DCKE mode .1128.1.3 Soft CKE mode .1128.2 Memory Buffer Power Savings Modes1138.2.1 Memory Buffer CKE Power Down.1138.2.2 Clock Stopped Power Down Mo
21、de .1178.3 Dual Frequency Support .1209 Control Words .1219.1 Control Word Decoding.1219.2 Control Words Overview Map .1229.3 Function 0 Control Word Registers .1279.4 Function 1 Control Word Registers .1389.5 Function 2 Control Word Registers .1459.6 Function 3-11 Control Word Registers1529.7 Funct
22、ion 12 Control Registers.1579.8 Function 13 Control Registers.1589.9 Function 14 Control Word Registers .1609.10 Function 15 Control Word Registers .16110 MEMBIST16310.1 MEMBIST - Memory Built-In Self-Test 16310.2 MemBIST Feature Summary.16410.3 Function Overview 16610.3.1 Initialization MemBIST 166
23、10.3.2 Full Membist16610.4 Address Generation 16810.4.1 Address Definition .16810.4.2 Row addressing 16810.4.3 Column addressing .16810.4.4 Diagonal addressing (aka FastXY addressing).16910.4.5 Bank addressing .16910.4.6 Rank addressing .16910.4.7 Dynamic Address inversion.17010.5 Memory Data Format
24、ting 17110.5.1 Static Data Formats 17110.5.2 Dynamic Data Formats .17110.5.3 Circular shift register .17110.5.4 Random data generator 17210.6 Error Reporting and Control 17210.6.1 Failure Address Reporting 173-ii-JEDEC Standard No. 82-30 LRDIMM: Memory Buffer (MB), Version 1.0 Contents (contd) 10.6.
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJESD82302014LRDIMMDDR3MEMORYBUFFERMBVERSION10PDF

链接地址:http://www.mydoc123.com/p-807336.html