JEDEC JESD82-22-2006 Instrumentation Chip Data Sheet for FBDIMM Diagnostic Senselines《FBDIMM诊断感官线路的使用仪器芯片数据单表》.pdf
《JEDEC JESD82-22-2006 Instrumentation Chip Data Sheet for FBDIMM Diagnostic Senselines《FBDIMM诊断感官线路的使用仪器芯片数据单表》.pdf》由会员分享,可在线阅读,更多相关《JEDEC JESD82-22-2006 Instrumentation Chip Data Sheet for FBDIMM Diagnostic Senselines《FBDIMM诊断感官线路的使用仪器芯片数据单表》.pdf(18页珍藏版)》请在麦多课文档分享上搜索。
1、JEDEC SOLID STATE TECHNOLOGY ASSOCIATIONJESD82-22NOVEMBER 2006JEDECSTANDARDInstrumentation Chip Data Sheet forFBDIMM Diagnostic SenselinesNOTICE JEDEC standards and publications contain material that has been prepared, reviewed, and approvedthrough the JEDEC Council level and subsequently reviewed a
2、nd approved by the EIA GeneralCounsel. JEDEC standards and publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating interchangeability andimprovement of products, and assisting the purchaser in selecting and obtai
3、ning with minimum delaythe proper product for use by those other than JEDEC members, whether the standard is to be usedeither domestically or internationally. JEDEC standards and publications are adopted without regard to whether or not their adoption mayinvolve patents or articles, materials, or pr
4、ocesses. By such action JEDEC does not assume anyliability to any patent owner, nor does it assume any obligation whatever to parties adopting theJEDEC standards or publications. The information included in JEDEC standards and publications represents a sound approach to product specification and app
5、lication, principally from the solid state device manufacturer viewpoint. No claims to be in conformance with this standard may be made unless all requirements stated in thestandard are met. Inquiries, comments, and suggestions relative to the content of this JEDEC standard or publicationshould be a
6、ddressed to JEDEC Solid State Technology Association, 2500 Wilson Boulevard,Arlington, VA 22201-3834, (703)907-7559 or www.jedec.org. Published by JEDEC Solid State Technology Association 2006 2500 Wilson Boulevard Arlington, VA 22201-3834 This document may be downloaded free of charge, however JEDE
7、C retains the copyright on this material. By downloading this file the individual agrees not to charge for or resell the resulting material. Price: Please refer to the current Catalog of JEDEC Engineering Standards and Publications at www.jedec.org Printed in the U.S.A. All rights reserved PLEASE! D
8、ONT VIOLATE THE LAW! This document is copyrighted by the JEDEC Solid State Technology Association and may not be reproduced without permission. Organizations may obtain permission to reproduce a limited number of copies through entering into a license agreement. For information, contact: JEDEC Solid
9、 State Technology Association 2500 Wilson Boulevard Arlington, Virginia 22201-3834 or call (703) 907-7559 JEDEC Standard No. 82-22Page 1INSTRUMENTATION CHIP DATA SHEET FOR FBDIMM DIAGNOSTIC SENSELINES(From JEDEC Board Ballot JCB-06-53, formulated under the cognizance of the JC-40.1 Subcommittee on C
10、MOS/BiCMOS Digital Logic.)1 ScopeThis device is a one-chip spectrum analyzer that operates in the frequency range from 1 to 2 GHz.It requires no external components except some filtering of the voltage supply (one inductor, one bypasscapacitor).The frequency of the VCO is adjusted by an internal DAC
11、. No PLL loop is used to lock the VCO to areference frequency. A counter is used to determine the VCO frequency.The device has a serial I2C data interface. The device is available in a 28 pin TQFN package and is specified over the extended industrial (-40 C to +85 C) temperature range.2 Features Inp
12、ut Frequency Range 1 2 GHz Integrated Frequency Counter 50 dB Dynamic Range 3.3 V power supply Low Power Low Cost Small 28 pin TQFN Packages Integrated I2C serial interfaceJEDEC Standard No. 82-22Page 22.1 Temperature Range / PackageFunctional Diagram / Pin Configuration2.2 DC electrical characteris
13、tics456317161918GNDVddRF_IN4RF_IN3RF_IN2RF_IN1SCLSDADACADCI2CLogAmp27 26 25 124121289 10 11 11282RF_IN5RF_IN6RF_IN8RF_IN10RF_IN11RF_IN9RF_IN16RF_IN15RF_IN14RF_IN13GNDGND1312320 GNDRF_IN12GNDGND22147RF_IN7 15 GNDGNDGND1000 Divider 16bit CounterPARAMETER CONDITIONS MIN TYP MAX UNITSSupply Voltage 2.97
14、 3.3 3.63 VJEDEC Standard No. 82-22Page 32.3 AC electrical characteristics2.4 I2C electrical characteristicsPARAMETER CONDITIONS MIN TYP MAX UNITSI2C Clock Frequency 400 kHzLocal Oscillator No. 1 Range 1000 1600 MHzLocal Oscillator No. 2 Range 1600 2000 MHzLocal Oscillators Step Size 4MDetected Pow
15、er Range -80 -30 dBmInput Frequency Range 1000 2000 MHzIF Detection Bandw idth 10 MHzInput to Input Isolation 2 GHz 20 30 dBLocal Oscillator Drif t over time 500 kHz/secLocal Oscillator Frequency Change due to Changes on the Supply Voltage200mV voltage step on supply 5MVLocal Oscillator Drift over t
16、emperature 0.1 MHz/degPow er Reading Response Timemeasured from time of programming the DA C 100 sReceiver Gain Flatness w ithin f +/- 10MHz +/- 0.5 dBReceiver Selectivity at f 20MHz 5 dBReceiver Selectivity at f 40MHz 10 dBReceiver Selectivity at f 100MHz 25 dBPARAM ETER CONDITIONS M IN TYP M AX UN
17、ITSClock Speed 400 KHzInput Logic Level High 0.7 x Vcc VInput Logic Level Low 0.3 x Vcc VInput Hysteresis 0.05 x Vcc VInput Leakage Current Digital Inputs 0 or Vcc 0.1 1 AInput Capacitance 610pFOutput Logic Level Low 0.6 VOutput Logic Level Low Isink = 3mA 0.4 VThree-State Leakage Current Digital In
18、puts 0 or Vcc -10 +10 AThree-State Output Capacitance 610pFI2C Digital Output - SDAI2C Digital Input - SCL, SDAJEDEC Standard No. 82-22Page 43 Digital Interface DescriptionBasic FunctionThe device features an I2C Bus compatible 2-wire interface consisting of a serial data line (SDA) and a serial clo
19、ckline (SCL). The device is a transmit/receive slave-only device, relying upon a master to generate a clock signal. Themaster initiates data transfer on the bus and generates SCL to permit that transfer. A master communicates to thedevice by transmitting the proper address followed by command and/or
20、 data words. Each transmit sequence is framedby a START (S) and STOP condition (P). Each word transmitted over the bus is 8 bits long and is always followed byan acknowledge clock pulse. The device contains drives that re open-drain, requiring a pullup resistor (500 or greater)to generate a logic hi
21、gh voltage. Bit TransferOne data bit is transferred during each SCL clock cycle. The data on SDA must remain stable during the high periodof the SCL clock pulse. Changes in SDA while SCL is high are control signals (see START and STOP Conditions).SDA and SCL idle high when the I2C bus is not busy.St
22、art and Stop ConditionsWhen the serial interface is inactive, SDA and SCL idle high. A master device initiates communication by issuing aSTART condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is alow-to-high transition on SDA while SCL is high. Repeated
23、 Start ConditionsA repeated Start (Sr) condition is a Start condition that occurs when another Start conditions has occurred earlier butno Stop condition occurred in the meantime. A repeated Start may indicate a change of data direction on the bus.Acknowledge Bit (ACK)The acknowledge bit (ACK) is th
24、e ninth bit attached to any 8-bit data word. ACK is always generated by thereceiving device. Write Data FormatIn write mode (R/W = 0), data that follows the address byte controls the device.Read Data FormatIn read mode (R/W = 1), the device writes data to the bus.I2C AddressesThe four MSBs of the ch
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJESD82222006INSTRUMENTATIONCHIPDATASHEETFORFBDIMMDIAGNOSTICSENSELINESFBDIMM 诊断 感官 线路 使用 仪器 芯片 数据

链接地址:http://www.mydoc123.com/p-807328.html