JEDEC JESD247-2016 Multi-wire Multi-level I O Standard.pdf
《JEDEC JESD247-2016 Multi-wire Multi-level I O Standard.pdf》由会员分享,可在线阅读,更多相关《JEDEC JESD247-2016 Multi-wire Multi-level I O Standard.pdf(26页珍藏版)》请在麦多课文档分享上搜索。
1、JEDEC SOLID STATE TECHNOLOGY ASSOCIATIONJESD247JUNE 2016JEDECSTANDARDMulti-wire Multi-level I/O StandardNOTICEJEDEC standards and publications contain material that has been prepared, reviewed, andapproved through the JEDEC Board of Directors level and subsequently reviewed and approvedby the JEDEC
2、legal counsel.JEDEC standards and publications are designed to serve the public interest through eliminatingmisunderstandings between manufacturers and purchasers, facilitating interchangeability andimprovement of products, and assisting the purchaser in selecting and obtaining with minimumdelay the
3、 proper product for use by those other than JEDEC members, whether the standard is tobe used either domestically or internationally.JEDEC standards and publications are adopted without regard to whether or not their adoptionmay involve patents or articles, materials, or processes. By such action JED
4、EC does not assumeany liability to any patent owner, nor does it assume any obligation whatever to parties adoptingthe JEDEC standards or publications.The information included in JEDEC standards and publications represents a sound approach toproduct specification and application, principally from th
5、e solid state device manufacturerviewpoint. Within the JEDEC organization there are procedures whereby a JEDEC standard orpublication may be further processed and ultimately become an ANSI standard.No claims to be in conformance with this standard may be made unless all requirements stated in the st
6、andard are met.Inquiries, comments, and suggestions relative to the content of this JEDEC standard orpublication should be addressed to JEDEC at the address below, or call (703) 907-7559 orwww.jedec.orgPublished byJEDEC Solid State Technology Association 20163103 North 10th StreetSuite 240 SouthArli
7、ngton, VA 22201-2107This document may be downloaded free of charge; however JEDEC retains thecopyright on this material. By downloading this file the individual agrees not tocharge for or resell the resulting material.PRICE: Please refer to the currentCatalog of JEDEC Engineering Standards and Publi
8、cations online athttp:/www.jedec.org/Catalog/catalog.cfmPrinted in the U.S.A.All rights reservedPLEASE!DONT VIOLATETHELAW!This document is copyrighted by the JEDEC Solid State Technology Associationand may not be reproduced without permission.Organizations may obtain permission to reproduce a limite
9、d number of copies through entering into a license agreement. For information, contact:JEDEC Solid State Technology Association3103 North 10th Street, Suite 240SArlington, Virginia 22201or call (703) 907-7559JEDEC Standard No. 247-i-MULTI-WIRE MULTI-LEVEL I/O SPECIFICATIONContentsPage1 Scope 12 Mult
10、i-Wire Signaling Codes 22.1 General Architecture 22.2 Signal Levels 32.3 ENRZ Code Definition 42.4 CNRZ-5 Code Definition 53 Driver Specifications 73.1 Driver Test Load 83.2 Transmitter Return Loss 93.3 Common Mode Noise 93.4 Driver Linearity and Jitter Tests (Quaternary Drivers) 104 Receiver Specif
11、ications 124.1 Receiver Return Loss 134.2 Receiver Linearity and Jitter Tolerance Tests 135 HSpice Modeling 175.1 Multi-Wire Transmitters Using Quaternary Drivers 17JEDEC Standard No. 247-ii-JEDEC Standard No. 247Page 1MULTI-WIRE MULTI-LEVEL I/O SPECIFICATION(From JEDEC Board Ballot JCB-16-21, formu
12、lated under the cognizance of the JC-16 Committee on Interfaces Technology.)1 ScopeThis standard defines the DC and AC operating conditions, I/O impedances, termination characteristics, and compliance test methods of I/O drivers and receivers used in multi-wire, multi-level signaling interfaces. The
13、 multi-wire interfaces defined by this specification all utilize quaternary signal levels. Multi-wire signaling encodes n-bits of data per symbol onto an interface consisting of m-wires and utilizing quaternary signal levels. Differential signaling represents a simple multi-wire code where m = 2. Mu
14、lti-wire signaling interfaces with m 2 provide noise immunity and signal integrity characteristics similar to differential signals, but with higher throughput per wire.This standard defines (1) several multi-wire signaling codes that are supported by this standard, (2) specifications for I/O drivers
15、 and receivers that support these codes, and (3) compliance test methods used to test interfaces that utilize these I/O drivers and receivers. The specifications and compliance methods in this standard are intended to be sufficient to ensure the interoperability of devices from different manufacture
16、rs. Where possible, these test methods incorporate existing techniques used by the industry to test similar devices.This standard defines I/O drivers and receivers that are consistent with use for a minimal loss, low skew channel between two devices that are mounted immediately next to each other wi
17、thin a multi-chip module. Specifications that use this standard by reference will define the maximum baud rate and channel insertion loss based on the requirements of the target application. Specifications for applications which drive outside of a package to a DIMM may specify additional requirement
18、s for channel loss, channel skew, channel crosstalk, supply offset, transmit equalization, receive equalization, and skew tolerance. JEDEC Standard No. 247Page 22 Multi-Wire Signaling CodesMulti-wire signaling encodes n-bits of data per symbol onto an interface consisting of m-wires, where m 2. Thes
19、e wires are designated as w0, w1, . wm-1. Each wire is driven to one of s wire states, where each wire state corresponds to a unique single-ended signal level. For the codes listed in this specification, the sum of the wire states across the m wires is zero (i.e. common mode voltage is constant), an
20、d therefore the interface exhibits noise immunity qualities similar to that of a differential signal, but with higher throughput per wire.One method of classifying multi-wire signaling codes is by the values of n and m. The designation of nbmw, where n and m are replaced by their corresponding value
21、s, is a shorthand notation for specifying the number of bits encoded in each baud symbol and the number of interface wires on which the baud symbol is encoded, such that nbmw means that n bits are carried on m wires. The throughput efficiency of the code is defined as n/m (in units of bits per wire)
22、, which is a measure of the efficiency of the code.This section describes the multi-wire signaling codes supported by this standard.2.1 General ArchitectureThe general architecture of a multi-wire signaling interface is shown in Figure 1. The input to the encoder at the transmission end of the inter
23、face consists of n-bits of data, where n is determined by the multi-wire code being used. The encoder drives a unique codeword onto m-wires that is computed from the input data. The driver block puts the encoded value on the wires. Codewords are determined by the codebook for the code being used.At
24、the receive end of the interface, the Multi-wire Receiver (Rx) block converts the m-wire input to an n-wire output. This is accomplished by comparing the weighted average of groups of wires to the weighted average of other groups of wires as determined by a Linear Combination Table that is defined f
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJESD2472016MULTIWIREMULTILEVELIOSTANDARDPDF

链接地址:http://www.mydoc123.com/p-807153.html