JEDEC JESD20-1990 Standard for Description of 54 74ACXXXXX and 54 74ACTXXXXX Advanced High-Speed CMOS Devices《54 74ACXXXXX和54 74ACTXXXXX高级高速CMOS设备的描述规范》.pdf
《JEDEC JESD20-1990 Standard for Description of 54 74ACXXXXX and 54 74ACTXXXXX Advanced High-Speed CMOS Devices《54 74ACXXXXX和54 74ACTXXXXX高级高速CMOS设备的描述规范》.pdf》由会员分享,可在线阅读,更多相关《JEDEC JESD20-1990 Standard for Description of 54 74ACXXXXX and 54 74ACTXXXXX Advanced High-Speed CMOS Devices《54 74ACXXXXX和54 74ACTXXXXX高级高速CMOS设备的描述规范》.pdf(123页珍藏版)》请在麦多课文档分享上搜索。
1、Reproduced By GLOBAL ENGINEERING DOCUMENTS With lhe Permission of EIA Under Royalty Aireetnent - JEDEC STANDARD STANDARD FOR DESCRIPTION OF 54/74ACxxxxX AND 54/74A= ADVANCED HIGH-SPEED CMOS DEVICES JEDEC STANDARD NO. 20 SEPTEMBER 1990 ELECTRONIC INDUSTRIES ASSOCIATION ENGINEERING MPARTMENT COPYRIGHT
2、 Electronic Industries AllianceLicensed by Information Handling ServicesI EIA JESDZO 70 W 3234b00 0503LOb ObT NOTICE JEDEC Standards and Publications contain material that has been prepared, progressively reviewed, and approved through the JEDEC Council level and subsequently reviewed and approved b
3、y the EIA General Counsel. JEDEC Standards and Publications are designed to sewe the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating interchangeability and improvement of products, and assisting the purchaser in selecting and obtaining with mi
4、nimum delay the proper product for his particular need. Existence of such standards shall not in any respect preclude any member or nonmember of JEDEC from manufacturing or selling products not confoming to such standards, nor shall the existence of such standards preclude their voluntary use by tho
5、se other than EIA members whether the standard is to be used either domestically or internationally, JEDEC Standards and Publications are adopted without regard to whether or not their adoption may involve patents or articles, materiais, or processes. By such action JEDEC does not assume any liabili
6、ty to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC Standards or Publications. The information included in JEDEC Standards and Publications represents a sound approach to product specification and application, principally from the solid state device manuf
7、acturer viewpoint. Within the JEDEC organization there are procedures whereby a JEDECStandard or Publication may be further processed and ultimately become an EIA Standard. Inquiries, comments, and suggestions relative to the content of this DEC Publication should be addressed to the JEDEC Executive
8、 Secretary at EIA Headquarters, 2001 Pennsylvania Ave., N.W, Washington, D.C. 2ooo6 remporary Headquarters through March of 1990 - 1722 Eye St., N.W., Suite 30, Washington, D.C. 26). I I 1990 *ELECTRONIC INDUSTRIES ASSOCIATION Published by I ELECTRONIC INDUSTRIES ASSOCIATION Engineering Department 2
9、001 Pennsyhrania Ave., N.W. Washington, D.C. 2ooo6 Printed in U.S.A. All rights resewed COPYRIGHT Electronic Industries AllianceLicensed by Information Handling ServicesJEDEC Standard No. 20 STANDARD FOR DESCRIPTION OF 54/74ACXXXXX AND 54/74ACTXXXXX ADVANCED HIGH-SPEED CMOS DEVICES Section CONTENTS
10、Paqe SECTION 1 1. 54/74ACXXXXX STANDARD 1.1 Purpose and Scope 1.2 Purpose 1.3 Scope 1 1 1 1 2. DEFINITION 1 3. STANDARD SPECIFICATIONS 2 SECTION 2 1. 54/74ACTXXXXX STANDARD 1.1 Purpose and Scope 1.2 Purpose 1.3 Scope 4 4 4 4 2. DEFINITIONS 3. STANDARD SPECIFICATIONS 3.1 Absolute Maximum Continuous R
11、atings SECTION 3 Switching Waveforms for 54/74AC SECTION 4 Switching Waveforms for 54/74ACT SECTION 5 1. SCOPE 1.1 I, SECTION 6 1. SCOPE 4 4 5 7 13 19 19 20 COPYRIGHT Electronic Industries AllianceLicensed by Information Handling Services- EIA JESD20 90 W 3234bOO 0503108-q32 JEDEC Standard No. 20 ST
12、ANDARD FOR DESCRIPTION OF 54/74ACXXXXX AND 54/74ACTXXXXX ADVANCED HIGH-SPEED CMOS DEVICES CONTENTS Section SECTION 7 1. SCOPE 2. FORM OF DEVICE TYPE TABLES 3. INDEX OF DEVICE TYPE TABLES SECTION 8 1. 1.1 1.2 1.3 1.4 1.5 C, TEST PHILOSOPHY USE OF C, TO CALCULATE POWER DISSIPATION GENERAL MEASUREMENT
13、PROCEDURE MEASUREMENT PROCEDURE FOR DEVICES WITH COMMON CLOCK CIRCUITY OUTPUT LOAD CONSIDERATIONS SYMBOL DESCRIPTIONS SECTION 9 APPLICABLE JEDEC STANDARDS AND PUBLICATIONS Paqe 22 22 22 108 108 110 111 111 111 119 COPYRIGHT Electronic Industries AllianceLicensed by Information Handling Services - _
14、_ EIA JESD20 90 = 3234600 0503307 877 JEDEC Standard No. 20 Page 1 STANDARD FOR DESCRIPTION OF 54/74ACXXXXX AND 54/74ACTXXXXX ADVANCED HIGH-SPEED CMOS DEVICES (From JEDEC Council Ballot JCB-89-37, formulated under the cognizance of JC-40.2 Committee on CMOS Logic Devices.) SECTION 1 1, 54/74ACKKKxx
15、STANDARD 1.1 Purpose and Scope 1.2 Purpose The purpose of this standard is to develop a standard of 1154/74ACXXXXXtt series specifications to provide for uniformity, multiplicity of sources, elimination of confusion, and ease of device specification and design by users. 1.3 scope I This standard cov
16、ers standard specifications for description of the I154/74ACXXXXXit series advanced high-speed CMOS devices. 2. DEFINITIONS Indicates that the devices are specified overthe temperature range from -55OC to 125OC. Indicates that the devices are specified over the temperature range from -4OOC to 85OC.
17、54/74ACxxKxn series Includes devices whose input logic levels are defined herein for V, and VIL. Input switching thresholds are nominally one half the supply voltage. For driving CMOS input logic levels, incident wave-line-driving is specified for 50 ohm (74ACXXXXX) and 75 ohm (54ACXXXXX) lines. LOW
18、 Voltage Operation In accordance with the latest revision of JEDEC Standard No. 8 “Standard for Reduced Operating Voltages and Interface Levels for Integrated Circuits“ (March 1984). COPYRIGHT Electronic Industries AllianceLicensed by Information Handling Servicesi JEDEC Standard No. 20 Page 2 3. ST
19、ANDARD SPECIFICATIONS All voltages listed are referenced to ground except where noted. 3,1 Absolute Maximum Continuous Ratings (Notes 1 and 2): Supply Voltage, Va . -0.5 V to 6V C Input Dbde Current, IIK (VI O) -20 mA (v1.0) . 2omA or 6c Input Voltage, VI . .4.5 Vto VCC + 0.5 V (vo O) . ,so mA or Dc
20、output Vottage, VO 4.5 V to VCC + 0.5 V Dc Output Source or Sink Current per output pin, IO SO mA c vcc or Gwnd CUnent, kc Of IGND (forup to 4OUtpUtS per device, Not0 3) Ii mA Storage Temperature, Tio -5C to 150C NOTEI: AbrduuMuimumConnqsrnttosevrkmkyondwhiehdniig,toiIwbHormyocau. Funclionrlqmtimtm
21、HIGH to t Figure 3-6 54/74AC Three-State Waveforms COPYRIGHT Electronic Industries AllianceLicensed by Information Handling ServicesEIA JESD20 90 m 3234600 0503323 376 m Pulse Generator JEDEC Standard No. 20 Page 13 11842 11844 11841 1184 11853 11854 11861 11862 11863 11864 11873 11874 11881 11882 S
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJESD201990STANDARDFORDESCRIPTIONOF5474ACXXXXXAND5474ACTXXXXXADVANCEDHIGHSPEEDCMOSDEVICES5474ACXXXXX
链接地址:http://www.mydoc123.com/p-807031.html