JEDEC JESD12-4-1987 Method of Specification of Performance Parameters for CMOS Semicustom Integrated Circuits《CMOS Semicustom集成电路性能参数的规范方法》.pdf
《JEDEC JESD12-4-1987 Method of Specification of Performance Parameters for CMOS Semicustom Integrated Circuits《CMOS Semicustom集成电路性能参数的规范方法》.pdf》由会员分享,可在线阅读,更多相关《JEDEC JESD12-4-1987 Method of Specification of Performance Parameters for CMOS Semicustom Integrated Circuits《CMOS Semicustom集成电路性能参数的规范方法》.pdf(18页珍藏版)》请在麦多课文档分享上搜索。
1、Y e e - EIA JESDL2-4 87 m 323VbOO OOL(853 7 m I APRIL 1987 JEDEC STANDARD NO. 12-4 METHOD OF SPECIFICATION OF PERFORMANCE PARAMETERS , FR . ITS JEDEC Solid State Products Engineering Council EIA JESDL2-4 87 3234600 0004 854 N O T 1.C E This JEDEC Standard or Publication contains material that has be
2、en prepared, progressively reviewed, and approved through the JEDEC Council level and subsequently reviewed and approved by the EIA General Counsel. JEDEC Standards and Publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers,
3、facilitating interchangeability and improvement of products, and assisting the purchaser in selecting and obtaining with minimum delay the proper product for his particular need. Exjstence of such standards shall not in any respect preclude any member or nonmember of JEDEC from manufacturing or sell
4、ing products not conforming to such standards, nor shall the existence of such standards preclude their voluntary use by those other than EIA members whether the standard is to be used either domestically or internationally. Recommended Standards are adopted by JEDEC without regard to whether or not
5、 their adoption may involve patents or articles, materials, or processes. By such action JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC Standards or Publicat ions. The information included in JEDEC Standards and Publi
6、cations represents a sound approach to product specification and application, principally from the solid state device manufacturer viewpoint. Within the JEDEC organization there are procedures whereby a JEDEC Standard or Publication may be further processed and ultimately become an EIA Standard. Inq
7、uiries, comments, and suggestions relative to the content of this JEDEC Standard or Publication should be addressed to the JEDEC Executive Secretary at EIA Headquarters, 2001 Eye Street, N.W., Washington, D.C. 20006. Published by ELECTRONIC INDUCTRIES ASSOCIATION Engineering Department 2001 Eye Stre
8、et, N.W. Washington, D.C. 20006 PRICE: $8.00 Printed in U.S.A. - EIA JESDL2-4 87 m 3234600 0004855 O m e JEDEC STANDARD NO. 12-4 METHOD OF SPECIFICATION OF PERFORMANCE PARAMETERS FOR CMOS SEMICUSTOM INTEGRATED CIRCUITS TABLE OF COEPEBPS Paragraph 1.0 METHOD OF SPECIFICATION OF PROPAGATION DELAY FOR
9、SEMICUSTOM ICs Page I 2.0 INTERCONNECT DELAY 11 3.0 PROPAGATION DELAY 4. o OVERSTRESS CAPABILITY I 5. O SPECIFICATION FOR INPUT AND OUTPUT PARAMETERS I (I/O BUFFERS) I 6.0 SPECIFICATION FOR APPROXIMATION OF POWER DISSIPATION PER CIRCUIT (BOTH STATIC AND DYNAMIC) 70 TYPICAL PERFORMANCE PARAMETERS e 1
10、1 12 12 13 15 4 FIGURE I Waveforms for Delays of Input Buffers 5 FIGURE 2 Waveforms for Delays of Internal Circuits FIGURE 3 Waveforms for Delays of Output Buffers 6 7 FIGURE 4 Waveforms for Delays of Three-State Internal Circuits FIGURE 5 Waveforms for Delays of Three-State Output Buffers 8 e 9 FIG
11、URE 6 Waveforms for Delays of Open-Drain Output Buffers EIA JESD12-4 ? m 3234600 0004856 2 m JEDEC STANDARD NO. 12-4 Page 1 METHOD OF SPECIFICATION OF PERFORMANCE PARAMETERS FOR CMOS SEMICUSTOM INTEGRATED CIRCUITS (From JEDEC Council Ballots JCB-83-30, 83-3011, and 86-29 formulated under the cogniza
12、nce of JC-44 Committee on Semicustom Integrated Circuits. ) 1.0 METHOD OF SPECIFICATION OF PROPAGATION DELAY FOR SEMICUSTOM ICs These specifications allow the circuit delays to be calculated as the sum of the cell or macro delays without needing parameters to account for the effect of interface dela
13、ys from input buffer to internal cell and from internal cell to output buffer. Load, temperature, and supply-voltage conditions must be included in the cell or macro delay specifications. Parameters to predict performance at other temperatures and power-supply voltages shall be included. Interconnec
14、t and load-dependent delays are specified separately. In stating performance specifications, manufacturing variation of process parameters must be accounted for. lei Types of Cells or Macros One or more propagation-delay specifications are defined for each generic type of cell or macro possible on a
15、ny semicustom circuit. Delay paths may have cells and macros that include any or all of the following generic types: 1.1.1 Input Buffers Cells or macros that accept inputs from sources external to the IC and produce outputs to cells or macros internal to the IC. 1.1.2 Internal Circuits Cells or macr
16、os that communicate only with other cells or macros on the same cell-based IC. 1.1.3 Output Buffers Cells or macros that accept inputs from cells or macros internal to the IC and propagate signals external to the IC. 1.1.4 Three-State Circuits (Internal and Output) Cells or macros whose outputs can
17、be placed in a high-impedance state and can also supply low- impedance high and low logic levels. EIA JESDL2-4 87 m 3234600 0004857 4 m JEDEC STANDARD NO. 12-4 Page 2 1.1.5 Open Drain Output Buffers Output buffers that have one low-impedance output logic level and a high-impedance output state 1.2 P
18、ropagation Delays of Cells or Macros The propagation delays and the enable and disable times for the various cells or macros shall be specified according to the following definition: Times are measured between the specified reference points on the input and output voltage waveforms with the specifie
19、d output changing from the defined high or low level or high-impedance state to another of these defined levels or states. The following propagation delay parameters must be specified. INTERNAL X X X X OUTPUT xi X X X THREE- STATE N-CHANNEL OPEN-DRAIN OUTPUT P-CHANNEL OPEN-DRAIN OUTPUT X X X X X X X
20、 X X X X X X X AtpLH, AtpHL, AtpzL, and AtpzH are factors that specify the impact that load capacitance has on propagation delay. Units for these parameters are ns/pF, and they are to be specified at room temperature . X X EIA JESDL2-4 87 m 3234b00 0004858 b m JEDEC STANDARD NO. 12-4 Page 3 1.2 Prop
21、agation Delays of Cells or Macros (continued) Internai cell or macro delays (tpLH, tpHL, tpZL, tpZH, tpLZ and tpHZ) are specified at O pf load. For three- state and open drain circuits, a resistance is specified from output to ground for tpHZ and output to VCC for tpLZ characterization. The resistan
22、ce is a function of the circuit drive capability. Input levels for characterization (vendor must specify VI: L ( T ) max VI H ( T ) min CMOS compatible inputs ov vcc TTL compatible inputs LVTTL compatible inputs I Internal circuits ov ov ov 3.0 v* 2.45 V* vc c * Consistent with JEDEC Standard No. 7A
23、, HCTXXX parts * Compatible with JEDEC Standard No. 8A for LVTTL interface levels EIA JESDL2-4 87 = 3234600 0004859 8 JEDEC STANDARD NO. 12-4 Page 4 1.2.1 Waveforms for Delays of Input Buffers (see 1.2.7) FIGURE 1 EIA JESD12-4 7 I 3234600 0004860 4 I JEDEC STANDARD NO. 12-4 Page 5 1.2.2 Waveforms or
24、 Delays of Internal Circuits (see 1.2.7) Vint(H) - INPUT ,+=i- - - - -Vint(ref) Vint(i) I I 4 PLH ty PHLA LA - -Vint(H) -Vint(ref) IN-PHASE I I I 7- OUTPUT FIGURE 2 I EIA JESDl2-4 7 m 3234b00 00048bl b m JEDEC STANDARD NO. 12-4 Page 6 1,2.3 Waveforms for Delays of Output Buffers (see 1.2.7) FIGURE 3
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJESD1241987METHODOFSPECIFICATIONOFPERFORMANCEPARAMETERSFORCMOSSEMICUSTOMINTEGRATEDCIRCUITSCMOSSEMICUSTOM

链接地址:http://www.mydoc123.com/p-807018.html