DLA SMD-5962-91695 REV A-2010 MICROCIRCUIT MEMORY DIGITAL CMOS PROGRAMMABLE LOGIC ARRAY (600 GATES) MONOLITHIC SILICON.pdf
《DLA SMD-5962-91695 REV A-2010 MICROCIRCUIT MEMORY DIGITAL CMOS PROGRAMMABLE LOGIC ARRAY (600 GATES) MONOLITHIC SILICON.pdf》由会员分享,可在线阅读,更多相关《DLA SMD-5962-91695 REV A-2010 MICROCIRCUIT MEMORY DIGITAL CMOS PROGRAMMABLE LOGIC ARRAY (600 GATES) MONOLITHIC SILICON.pdf(19页珍藏版)》请在麦多课文档分享上搜索。
1、 REVISIONS LTR DESCRIPTION DATE (YR-MO-DA) APPROVED A Boilerplate update, part of 5 year review. ksr 10-08-23 Charles F. Saffle THE ORIGINAL FIRST PAGE HAS BEEN CHANGED REV SHEET REV A A A A SHEET 15 16 17 18 REV STATUS REV A A A A A A A A A A A A A A OF SHEETS SHEET 1 2 3 4 5 6 7 8 9 10 11 12 13 14
2、 PMIC N/A PREPARED BY Kenneth Rice DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 http:/www.dscc.dla.mil STANDARD MICROCIRCUIT DRAWING CHECKED BY Ken Rice THIS DRAWING IS AVAILABLE FOR USE BY All DEPARTMENTS AND AGENCIES OF THE DEPARTMENT OF DEFENSE AMSC N/A APPROVED BY Michael A. Frye MICROCIRCUIT
3、, MEMORY, DIGITAL, CMOS, PROGRAMMABLE LOGIC ARRAY (600 GATES), MONOLITHIC SILICON DRAWING APPROVAL DATE 92-01-15 REVISION LEVEL A SIZE A CAGE CODE 67268 5962-91695 SHEET 1 OF 18 DSCC FORM 2233 APR 97 5962-E412-10 Provided by IHSNot for ResaleNo reproduction or networking permitted without license fr
4、om IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-91695 DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 REVISION LEVEL A SHEET 2 DSCC FORM 2234 APR 97 1. SCOPE 1.1 Scope. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space ap
5、plication (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. 1.2 PIN. The PIN is as shown in the following example: 5962
6、 - 91695 01 M L A | | | | | | | | | | | | | | | | | Federal RHA Device Device Case Lead stock class designator type class outline finish designator (see 1.2.1) (see 1.2.2) designator (see 1.2.4) (see 1.2.5) / (see 1.2.3) / Drawing number 1.2.1 RHA designator. Device classes Q and V RHA marked device
7、s meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. 1.2.2 Device type(s).
8、 The device type(s) identify the circuit function as follows: Device type Generic number Circuit function Access time 01 610 EE CMOS 600-gate 20 ns programmable array logic 1.2.3 Device class designator. The device class designator is a single letter identifying the product assurance level as follow
9、s: Device class Device requirements documentation M Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A Q or V Certification and qualification to MIL-PRF-38535 1.2.4 Case outline(s). The case outlin
10、e(s) are as designated in MIL-STD-1835 and as follows: Outline letter Descriptive designator Terminals Package style L CDIP4-T24 or GDIP3-T24 24 dual-in-line package 3 CQCC1-N28 28 Leadless chip carrier 1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or
11、 MIL-PRF-38535, appendix A for device class M. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-91695 DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 REVISION LEVEL A SHEET 3 DSCC FORM 2234 APR 97 1.3 Absolute
12、 maximum ratings. 1/ 2/ Supply voltage range (VCC) - -0.5 V dc to +7.0 V dc Programming supply voltage (VPP) - -0.5 V dc to +9.5 V dc DC Input voltage (VI) - - -0.5 V dc to VCC+ 0.5 V dc Power dissipation (PD) - 630 mW Storage temperature range - -65C to +150C Junction temperature (TJ) - +200C 3/ Th
13、ermal resistance, junction-to-case (JC) : Cases L and 3 - See MIL-STD-1835 DC supply current, (ICCor ISS) - + 100 mA DC output current, (IO) per pin - + 25 mA Endurance - 100 cycles (minimum) Data retention - 20 years minimum 1.4 Recommended operating conditions. Supply voltage range (VCC) - +4.5 V
14、dc to +5.5 V dc Maximum low level input voltage (VIL) - -0.5 V dc to +0.8 V dc Minimum high level input voltage (VIH) - +2.0 V dc to VCC+ 0.5 V dc Case operating temperature range (TC) - -55C to +125C Input rise time (TR) - 50 ns maximum Input fall time (TF) - 50 ns maximum Clock pins, rise time - 1
15、0 ns maximum Clock pins, fall time - 10 ns maximum 2. APPLICABLE DOCUMENTS 2.1 Government specification, standards, and handbooks. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documen
16、ts are those cited in the solicitation or contract. DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Compon
17、ent Case Outlines. DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at https:/assist.daps.dla.mil/quicksearch/ or from the Standardization Document Order Desk, 700 Rob
18、bins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 Non-Government publications. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents are the issues of the documents cited in the solicitation. AMERICAN
19、SOCIETY FOR TESTING AND MATERIALS (ASTM) ASTM Standard F1192 - Standard Guide for the Measurement of Single Event Phenomena (SEP) Induced by Heavy Ion Irradiation of Semiconductor Devices. (Applications for copies of ASTM publications should be addressed to: ASTM International, PO Box C700, 100 Barr
20、 Harbor Drive, West Conshohocken, PA 19428-2959; http:/www.astm.org.) 1/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. 2/ All voltages referenced to VSS(VSS=ground) unless
21、otherwise specified. 3/ Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROC
22、IRCUIT DRAWING SIZE A 5962-91695 DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 REVISION LEVEL A SHEET 4 DSCC FORM 2234 APR 97 ELECTRONICS INDUSTRIES ALLIANCE (EIA) JEDEC Standard EIA/JESD78 - IC Latch-Up Test. (Applications for copies should be addressed to the Electronics Industries Association,
23、2500 Wilson Boulevard, Arlington, VA 22201; http:/www.jedec.org.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.) 2
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- DLASMD596291695REVA2010MICROCIRCUITMEMORYDIGITALCMOSPROGRAMMABLELOGICARRAY600GATESMONOLITHICSILICONPDF

链接地址:http://www.mydoc123.com/p-700056.html