DLA SMD-5962-87685-1987 MICROCIRCUITS 8-BIT MICROPROCESSOR CPU NMOS MONOLITHIC SILICON《硅单块 N沟道金属氧化物半导体 8比特微处理器芯片 微型电路》.pdf
《DLA SMD-5962-87685-1987 MICROCIRCUITS 8-BIT MICROPROCESSOR CPU NMOS MONOLITHIC SILICON《硅单块 N沟道金属氧化物半导体 8比特微处理器芯片 微型电路》.pdf》由会员分享,可在线阅读,更多相关《DLA SMD-5962-87685-1987 MICROCIRCUITS 8-BIT MICROPROCESSOR CPU NMOS MONOLITHIC SILICON《硅单块 N沟道金属氧化物半导体 8比特微处理器芯片 微型电路》.pdf(22页珍藏版)》请在麦多课文档分享上搜索。
1、DESC-DWG-87685 57 I 7777775 0030474 7 I LTR DESCRIPTION DATE APPROVED . Defense Electronlcs Supply Center Dayton, Ohlo Orlglnal date of drawing: 9 November 1987 AMSC NIA MILITARY DRAWING This drawing is available for use by all Departments and Agencies of the Deoartment of Defense MICROCIRCUITS, B-B
2、IT MICRO- TITLE: PROCESSOR CPU, NMOS, MONOLITHIC 5962- 87685 SIZE CODE IDENT. NO. DWG NO. A 67268 REV PAGE 1 OF 22 I SY62-tS36 I DISTRIBUTION STATEMENT A. Approved for public release; distribution is unlimited. DESC FORM 193 MAY 86 Provided by IHSNot for ResaleNo reproduction or networking permitted
3、 without license from IHS-,-,-? 1. SCOPE 1 1 SCO e .2:1 oemperature range. 3.4 Marking. Marking shall be in accordance with MIL-STD-883 (see 3.1 herein). The part shall be narked with the part number listed in 1.2 herein. In addition, the manufacturers part number may also )e marked as listed in 6.5
4、 herein, 3.5 Certificate of compliance. A certificate of compliance shall be required from a manufacturer in wder to be listed as an approved source of supply in 6.5. The certificate of compliance submitted to )ESC-ECS prior to listing as an approved source of supply shall state that the manufacture
5、rs product neets the requirements of MIL-STD-883 (see 3.1 herein) and the requirements herein. ierein) shall be provided with each lot of microcircuits delivered to this drawing. 3.6 Certificate of conformance. A certificate of conformance as required in MIL-STD-883 (see 3.1 3.7 Notification of chan
6、ge. Notification of change to DESC-ECS shall be required in accordance with IL-STD-883 ( see 3.1 herein). Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-SIZE MILITARY DRAWING A DWG NO. 5962-87685 DEFENSEELECTRONICSSUPPLYCENTER DAYTON, OHIO REV PAGE
7、4 Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-TABLE I. Electrical performance characteristics - Continued. I I I I I I subgroups 1-1 I l 4.5 v K INVALID ADDRESS SOFTWARE HALT BUS TIMING-MINIMUM MODE SYSTEM (CONTINUED) SIZE MILITARY DRAWING A t DW
8、G NO. 5962-87685 WHDX DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO REV PAGE 13 NOTES: 1, All signals swi ch between VO and VOL unless otherwise specified. 2. RDY is sampled near the end o! Tp, T3, TW to determine if TW machines states are to be inserted. 3. Two INTA cycles run back to back. The 80
9、88 local ADDR/DATA bus is floating during both INTA cycles. 4. Signals at 8284 are shown for reference only. 5. All timing measurements are made at 1.5 V unless otherwise noted. Control signals are shown for the second INTA cycle. t- Provided by IHSNot for ResaleNo reproduction or networking permitt
10、ed without license from IHS-,-,-_ - DESC-DWG-87685 57 7777775 OOL057 L . BUS TIMING- MAXIMUM MODE SEE NOTE 5 -I - s2, SI sg (EXCEPT HALT A -A 15 8 - 4 Aids6-ks3 ALE (8288 OUTPUT) GKT RDY (8284 INPUT) c I READY (8088 INPUT) -4 ,- - See notes on next page. FIGURE 4. Switching waveforms - Continued. MI
11、LITARY DRAW1 N G DEFENSE ELECTRONICSSUPPLYCENTER DAYTON, OHIO DESC FORM 193A FEE 86 SIZE DWG NO. A 5962-87685 Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-I 1 DESC-DWG-87685 57 I 9777775 0020508 3 W MILITARY DRAW1 N G DEFENSE ELECTRONICS SUPPLY CE
12、NTER DAYTON, OHIO BUS TIMING-MAXIMUM MODE SYSTEM (USING 8288) A 5962-87685 REV PAGE 15 8288 OUTPUTS SEE NOTES 56 DEN OR AIOWC 4 14bLML* 4- MWTC OR m - - 7l OUTPUTS SEE NOTES 5Y6 + I A I I - - NOTES : s2 S, sg - - 1. All signals switch between VOH and VOL unless otherwise specified. 2. RDY is sampled
13、 near the end of Te, T3, TW to determine if TW machines states are to be inserted. 3. Cascade address is valid between first and second INTA cycles. 4. Two INTA cycles run back to back. during both INTA cycles. INTA cycle. 5. Signals at 8284 or 8288 are shown for reference only. 6. The issuance of t
14、he 8288 command and control signals (m, m, m, m, m, my m, and DEN) lags the active high 8288 CEN. 7. All timing measurements are made at 1.5 Y unless otherwise noted. 8. Status inactive in state just prior to T4. The 8088 local ADDR/DATA bus is floating Control for pointer address is shown for secon
15、d FIGURE 4. Switching waveforms - Continued. I SIZE I I DWGNO. DESC FORM 193A FEB 6 t i Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,- - - -_ DESC-DWG-87b5 59 7,77775 0010507 5 H ASYNCHRONOUS SIGNAL RECOGNITION BUS LOCK SIGNAL TIMING (MAXIMUM MODE
16、ONLY) CLK NMI 7EST ANY NOTE I) ANY -e . _ . I NOTE : 1. Set-up requirements for asynchronous signals only to guarantee recognition at next CLK. REQUESTIGRANT SEQUENCE TIMING (MAXIMUM MODE ONLY 1 NOTE : 1. The coprocessor may not drive the buses outside the region shown without rising contention. HOL
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- DLASMD5962876851987MICROCIRCUITS8BITMICROPROCESSORCPUNMOSMONOLITHICSILICON 硅单块 沟道 金属 氧化物 半导体 比特 微处理器

链接地址:http://www.mydoc123.com/p-699094.html