DLA DSCC-VID-V62 12662-2013 MICROCIRCUIT DIGITAL-LINEAR CURRENT OUTPUT SERIAL INPUT 16 BIT DIGITAL TO ANALOG CONVERTER MONOLITHIC SILICON.pdf
《DLA DSCC-VID-V62 12662-2013 MICROCIRCUIT DIGITAL-LINEAR CURRENT OUTPUT SERIAL INPUT 16 BIT DIGITAL TO ANALOG CONVERTER MONOLITHIC SILICON.pdf》由会员分享,可在线阅读,更多相关《DLA DSCC-VID-V62 12662-2013 MICROCIRCUIT DIGITAL-LINEAR CURRENT OUTPUT SERIAL INPUT 16 BIT DIGITAL TO ANALOG CONVERTER MONOLITHIC SILICON.pdf(12页珍藏版)》请在麦多课文档分享上搜索。
1、 REVISIONS LTR DESCRIPTION DATE APPROVED Prepared in accordance with ASME Y14.24 Vendor item drawing REV PAGE REV PAGE REV STATUS OF PAGES REV PAGE 1 2 3 4 5 6 7 8 9 10 11 12 PMIC N/A PREPARED BY RICK OFFICER DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 http:/www.landandmaritime.dla.mil/ Original
2、 date of drawing YY-MM-DD CHECKED BY RAJESH PITHADIA TITLE MICROCIRCUIT, DIGITAL-LINEAR, CURRENT OUTPUT/SERIAL INPUT, 16 BIT, DIGITAL TO ANALOG CONVERTER, MONOLITHIC SILICON 13-06-19 APPROVED BY CHARLES F. SAFFLE SIZE A CODE IDENT. NO. 16236 DWG NO. V62/12662 REV PAGE 1 OF 12 AMSC N/A 5962-V003-13 P
3、rovided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/12662 REV PAGE 2 1. SCOPE 1.1 Scope. This drawing documents the general requirements of a high performance current output/seri
4、al input, 16 bit, digital to analog converter (DAC) microcircuit, with an operating temperature range of -55C to +125C. 1.2 Vendor Item Drawing Administrative Control Number. The manufacturers PIN is the item of identification. The vendor item drawing establishes an administrative control number for
5、 identifying the item on the engineering documentation: V62/12662 - 01 X B Drawing Device type Case outline Lead finish number (See 1.2.1) (See 1.2.2) (See 1.2.3) 1.2.1 Device type(s). Device type Generic Circuit function 01 1/ AD5543 Current output/serial input, 16 bit, digital to analog converter
6、1.2.2 Case outline(s). The case outline(s) are as specified herein. Outline letter Number of pins JEDEC PUB 95 Package style X 8 MO-187-AA Small outline package 1.2.3 Lead finishes. The lead finishes are as specified below or other lead finishes as provided by the device manufacturer: Finish designa
7、tor Material A Hot solder dip B Tin-lead plate C Gold plate D Palladium E Gold flash palladium Z Other _ 1/ The device contains 1040 transistors. The die size measures 55 mil x 73 mil or 4,015 square mil. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,
8、-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/12662 REV PAGE 3 1.3 Absolute maximum ratings. 2/ Positive supply power input (VDD) to analog and digital ground (GND) . -0.3 V to +8 V DAC reference input (VREF) to GND -18 V to +18 V Logic inputs to GND . -0.3 V to +8
9、V Voltage at DAC current output (V(IOUTx) to GND . -0.3 V, VDD+ 0.3 V Input current to any pin except supplies . 50 mA Power dissipation (PD) . (TJmax TA) / JAand see table I. Maximum junction temperature range (TJ) . 150C Storage temperature range (TSTG) -65C to +150C Lead temperature: Vapor phase,
10、 60 seconds 215C Infrared, 15 seconds 220C 1.4 Recommended operating conditions. 3/ Supply voltage range (VDD) . 5 V Operating free-air temperature range (TA) . -55C to +125C 1.5 Thermal characteristics. Thermal resistance, junction to ambient (JA) 150C/W 2/ Stresses beyond those listed under “absol
11、ute maximum rating” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for exten
12、ded periods may affect device reliability. 3/ Use of this product beyond the manufacturers design rules or stated parameters is done at the users risk. The manufacturer and/or distributor maintain no responsibility or liability for product used beyond the stated limits. Provided by IHSNot for Resale
13、No reproduction or networking permitted without license from IHS-,-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/12662 REV PAGE 4 2. APPLICABLE DOCUMENTS JEDEC Solid State Technology Association JEDEC PUB 95 Registered and Standard Outlines for Semiconductor Devices
14、(Applications for copies should be addressed to the Electronic Industries Alliance, 2500 Wilson Boulevard, Arlington, VA 22201-3834 or online at http:/www.jedec.org) 3. REQUIREMENTS 3.1 Marking. Parts shall be permanently and legibly marked with the manufacturers part number as shown in 6.3 herein a
15、nd as follows: A. Manufacturers name, CAGE code, or logo B. Pin 1 identifier C. ESDS identification (optional) 3.2 Unit container. The unit container shall be marked with the manufacturers part number and with items A and C (if applicable) above. 3.3 Electrical characteristics. The maximum and recom
16、mended operating conditions and electrical performance characteristics are as specified in 1.3, 1.4, and table I herein. 3.4 Design, construction, and physical dimension. The design, construction, and physical dimensions are as specified herein. 3.5 Diagrams. 3.5.1 Case outline. The case outline sha
17、ll be as shown in 1.2.2 and figure 1. 3.5.2 Terminal connections. The terminal connections shall be as shown in figure 2. 3.5.3 Timing waveforms. The timing waveforms shall be as shown in figure 3. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DLA
18、LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/12662 REV PAGE 5 TABLE I. Electrical performance characteristics. 1/ Test Symbol Conditions 2/Temperature, TADevice type Limits Unit Min Max Static performance 3/ Resolution N 1 LSB = VREF/ 216= 153 V when VREF= 10 V -55C to +1
19、25C 01 16 Bits Relative accuracy INL -55C to +125C 01 3 LSB Differential nonlinearity DNL Monotonic -55C to +125C 01 -1/+2 LSB Output leakage current IOUTData = 0x0000 +25C 01 10 nA +125C 20 Full scale gain error GFSEData = 0xFFFF +25C 01 1/4 typical maximum mV Full scale temperature coefficient TCV
20、FS4/ +25C 01 1 typical ppm/ C Reference input VREF range VREF-55C to +125C 01 -15 +15 V Input resistance RREF+25C 01 5 typical k 5/ Input capacitance 4/ CREF+25C 01 5 typical pF Analog output Output current IOUTData = 0xFFFF +25C 01 2 typical mA Output capacitance 4/ COUTCode dependent +25C 01 200 t
21、ypical pF Logic inputs and output Logic input low voltage VIL-55C to +125C 01 0.8 V Logic input high voltage VIH-55C to +125C 01 2.4 V Input leakage current IIL-55C to +125C 01 10 A Input capacitance 4/ CIL-55C to +125C 01 10 pF See footnotes at end of table. Provided by IHSNot for ResaleNo reproduc
22、tion or networking permitted without license from IHS-,-,-DLA LAND AND MARITIME COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/12662 REV PAGE 6 TABLE I. Electrical performance characteristics Continued. 1/ Test Symbol Conditions 2/Temperature, TADevice type Limits Unit Min Max Interface timi
23、ng 4/ 6/ Clock input frequency fCLK-55C to +125C 01 50 MHz Clock width high tCH-55C to +125C 01 10 ns Clock width low tCL-55C to +125C 01 10 ns CS to clock setup tCSS-55C to +125C 01 0 ns Clock to CS hold tCSH-55C to +125C 01 10 ns Data setup tDS-55C to +125C 01 5 ns Data hold tDH-55C to +125C 01 10
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- DLADSCCVIDV62126622013MICROCIRCUITDIGITALLINEARCURRENTOUTPUTSERIALINPUT16BITDIGITALTOANALOGCONVERTERMONOLITHICSILICONPDF

链接地址:http://www.mydoc123.com/p-689374.html