DLA DSCC-VID-V62 04643 REV A-2010 MICROCIRCUIT DIGITAL CMOS LVDS SERDES TRANSMITTER MONOLITHIC SILICON.pdf
《DLA DSCC-VID-V62 04643 REV A-2010 MICROCIRCUIT DIGITAL CMOS LVDS SERDES TRANSMITTER MONOLITHIC SILICON.pdf》由会员分享,可在线阅读,更多相关《DLA DSCC-VID-V62 04643 REV A-2010 MICROCIRCUIT DIGITAL CMOS LVDS SERDES TRANSMITTER MONOLITHIC SILICON.pdf(14页珍藏版)》请在麦多课文档分享上搜索。
1、 REVISIONS LTR DESCRIPTION DATE APPROVED A Update boilerplate paragraphs to current requirements. - PHN 10-02-22 Thomas M. Hess Prepared in accordance with ASME Y14.24 Vendor item drawing REV PAGE REV PAGE REV STATUS OF PAGES REV A A A A A A A A A A A A A A PAGE 1 2 3 4 5 6 7 8 9 10 11 12 13 14 PMIC
2、 N/A PREPARED BY Charles F. Saffle DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43218-3990 http:/www.dscc.dla.milOriginal date of drawing CHECKED BY Charles F. Saffle TITLE MICROCIRCUIT, DIGITAL, CMOS, LVDS SERDES TRANSMITTER, MONOLITHIC SILICON YY-MM-DD 04-02-04 APPROVED BY Thomas M. Hess SIZE A
3、CODE IDENT. NO. 16236 DWG NO. V62/04643 REV A PAGE 1 OF 14 AMSC N/A 5962-V032-10 .Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/04643 REV A PAGE 2 1. SCOPE 1.1 S
4、cope. This drawing documents the general requirements of a high performance LVDS serdes (serializer/deserializer) transmitter microcircuit, with an operating temperature range of -40C to +85C. 1.2 Vendor Item Drawing Administrative Control Number. The manufacturers PIN is the item of identification.
5、 The vendor item drawing establishes an administrative control number for identifying the item on the engineering documentation: V62/04643 - 01 X E Drawing Device type Case outline Lead finish number (See 1.2.1) (See 1.2.2) (See 1.2.3) 1.2.1 Device type(s). Device type Generic Circuit function 01 SN
6、65LVDS95-EP LVDS serdes (serializer/deserializer) transmitter 1.2.2 Case outline. The case outline are as specified herein. Outline letter Number of pins JEDEC PUB 95 Package style X 48 JEDEC MO-153 Plastic small-outline 1.2.3 Lead finishes. The lead finishes are as specified below or other lead fin
7、ishes as provided by the device manufacturer: Finish designator Material A Hot solder dip B Tin-lead plate C Gold plate D Palladium E Gold flash palladium Z Other Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBU
8、S, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/04643 REV A PAGE 3 1.3 Absolute maximum ratings. 1/ Supply voltage range (VCC) . -0.5 V to +4.0 V 2/ Voltage range at any output terminal (VO) . -0.5 V to VCC+ 0.5 V Voltage range at any input terminal (VI) -0.5 V to 5.5 V Electrostatic discharge: 3/ B
9、us pins (Class 3A) . 6 KV Bus pins (Class 2B) . 400 V All pins (Class 3A) . 6 KV All pins (Class 2B) . 200 V Continuous total power dissipation: TA 25C power rating 1316 mW TA 70C power rating 724 mW TA 85C power rating 526 mW Derating factor above TA 25C . 13.1 mW/C 4/ Operating free-air temperatur
10、e range (TA). -40C to +85C Storage temperature range (TSTG) . -65C to +150C Lead temperature 1.6 mm (1/16 inch) from case for 10 seconds 260C 1.4 Recommended operating conditions. 5/ Supply voltage range (VCC) . +3.0 V to +3.6 V Minimum high level input voltage (VIH) +2.0 V Maximum low level input v
11、oltage (VIL) . +0.8 V Differential load impedance (ZL) 90 to 132 Operating free-air temperature range (TA). -40C to +85C 1/ Stresses beyond those listed under “absolute maximum rating” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at
12、these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 2/ All voltage values are with respect to the GND terminals. 3/ This rating is measured usin
13、g MIL-STD-883 Test Method 3015.7. 4/ The power dissipation derating factor is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow. 5/ Use of this product beyond the manufacturers design rules or stated parameters is done at the users risk. The manufactur
14、er and/or distributor maintain no responsibility or liability for product used beyond the stated limits. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/04643 REV
15、A PAGE 4 2. APPLICABLE DOCUMENTS JEDEC PUB 95 - Registered and Standard Outlines for Semiconductor Devices (Applications for copies should be addressed to the Electronic Industry Alliance, 2500 Wilson Boulevard, Arlington, VA 22201-3834 or at http:/www.jedec.org) MIL-STD-883 - Test Method Standard M
16、icrocircuits. (Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 3. REQUIREMENTS 3.1 Marking. Parts shall be permanently and legibly marked with
17、the manufacturers part number as shown in 6.3 herein and as follows: A. Manufacturers name, CAGE code, or logo B. Pin 1 identifier C. ESDS identification (optional) 3.2 Unit container. The unit container shall be marked with the manufacturers part number and with items A and C (if applicable) above.
18、 3.3 Electrical characteristics. The maximum and recommended operating conditions and electrical performance characteristics are as specified in 1.3, 1.4, and table I herein. 3.4 Design, construction, and physical dimension. The design, construction, and physical dimensions are as specified herein.
19、3.5 Diagrams. 3.5.1 Case outline. The case outline shall be as shown in 1.2.2 and figure 1. 3.5.2 Terminal connections. The terminal connections shall be as shown in figure 2. 3.5.3 Block diagram. The block diagram shall be as shown in figure 3. 3.5.4 Timing waveforms. The timing waveforms shall be
20、as shown in figures 4a 4g. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/04643 REV A PAGE 5 TABLE I. Electrical performance characteristics. 1/ Test Symbol Test
21、conditions -40C TA +85C VCC= 3.0 V and 3.6 V unless otherwise specified Limits Unit Min Max Input voltage threshold VITVCC= 3.3 V, TA= +25C 1.4 TYP V Differential steady-state output voltage magnitude |VOD| RL = 100 See figure 4a. 247 454 mV Changes in the steady-state differential output voltage ma
22、gnitude between opposite binary states |VOD| RL = 100 See figure 4a. 50 mV Steady-state common-mode output voltage VOC(SS)See figure 4a. 1.125 1.375 V Peak-to-peak common-mode output voltage VOC(PP)See figure 4a. 150 mV High-level input current IIHVIH= VCC20 A Low-level input current IILVIL= 0 V 10
23、A Short-circuit output current IOSVOY= 0 V 24 mA VOD= 0 V 12 High-impedance state output current IOZVO= 0 V to VCC10 A Quiescent current (average) ICC(AVG)Disabled, all inputs at GND 280 A Enabled, RL= 100 (4 places), worst-case pattern (see figure 4b), tc= 15.38 ns 110 mA Input capacitance CIVCC= 3
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- DLADSCCVIDV6204643REVA2010MICROCIRCUITDIGITALCMOSLVDSSERDESTRANSMITTERMONOLITHICSILICONPDF

链接地址:http://www.mydoc123.com/p-689123.html