DLA DSCC-VID-V62 04641 REV B-2013 MICROCIRCUIT DIGITAL-LINEAR SYNCHRONOUS PULSE WIDTH MODULATOR MONOLITHIC SILICON.pdf
《DLA DSCC-VID-V62 04641 REV B-2013 MICROCIRCUIT DIGITAL-LINEAR SYNCHRONOUS PULSE WIDTH MODULATOR MONOLITHIC SILICON.pdf》由会员分享,可在线阅读,更多相关《DLA DSCC-VID-V62 04641 REV B-2013 MICROCIRCUIT DIGITAL-LINEAR SYNCHRONOUS PULSE WIDTH MODULATOR MONOLITHIC SILICON.pdf(17页珍藏版)》请在麦多课文档分享上搜索。
1、 REVISIONS LTR DESCRIPTION DATE APPROVED A Add a footnote to Table I. Add two footnotes to figure 1. Update boilerplate paragraph to current requirements. - ro 10-10-19 C. SAFFLE B Add device type 02. Table I, Line regulation and Load regulation tests, under conditions column, delete TJ= +125C and s
2、ubstitute TJ= +85C. Table I, Input offset TRACKIN test; under conditions column, delete 1.25 V and substitute 0.75 V; under limits column, delete -1.5 V, +1.5 V and substitute -2.5 V and +2.5 V. - ro 13-03-13 C. SAFFLE CURRENT DESIGN ACTIVITY CAGE CODE 16236 HAS CHANGED NAMES TO: DLA LAND AND MARITI
3、ME COLUMBUS, OHIO 43218-3990 Prepared in accordance with ASME Y14.24 Vendor item drawing REV PAGE REV PAGE REV STATUS OF PAGES REV B B B B B B B B B B B B B B B B PAGE 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 PMIC N/A PREPARED BY RICK OFFICER DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 Or
4、iginal date of drawing YY-MM-DD CHECKED BY TOM HESS TITLE MICROCIRCUIT, DIGITAL-LINEAR, SYNCHRONOUS PULSE WIDTH MODULATOR, MONOLITHIC SILICON 03-12-17 APPROVED BY RAYMOND MONNIN SIZE A CODE IDENT. NO. 16236 DWG NO. V62/04641 REV B PAGE 1 OF 16 AMSC N/A 5962-V080-12 Provided by IHSNot for ResaleNo re
5、production or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/04641 REV B PAGE 2 1. SCOPE 1.1 Scope. This drawing documents the general requirements of a high performance synchronous pulse width modulator (PWM)
6、microcircuit, with operating temperature ranges of -40C to +125C for device type 01 and -55C to +125C for device type 02. 1.2 Vendor Item Drawing Administrative Control Number. The manufacturers PIN is the item of identification. The vendor item drawing establishes an administrative control number f
7、or identifying the item on the engineering documentation: V62/04641 - 01 X E Drawing Device type Case outline Lead finish number (See 1.2.1) (See 1.2.2) (See 1.2.3) 1.2.1 Device type(s). Device type Generic Temperature range Output voltage Circuit function 01 TPS54680-EP -40C to +125C 0.9 V to 3.3 V
8、 Synchronous pulse width modulator 02 TPS54680-EP -55C to +125C 0.9 V to 3.3 V Synchronous pulse width modulator 1.2.2 Case outline(s). The case outline(s) are as specified herein. Outline letter Number of pins JEDEC PUB 95 Package style X 28 MO-153 Plastic small outline 1.2.3 Lead finishes. The lea
9、d finishes are as specified below or other lead finishes as provided by the device manufacturer: Finish designator Material A Hot solder dip B Tin-lead plate C Gold plate D Palladium E Gold flash palladium Z Other Provided by IHSNot for ResaleNo reproduction or networking permitted without license f
10、rom IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/04641 REV B PAGE 3 1.3 Absolute maximum ratings. 1/ Supply voltage range (VI): VIN, ENA -0.3 V to 7 V RT -0.3 V to 6 V VSENSE, TRACKIN . -0.3 V to 4 V BOOT . -0.3 V to 17 V Output voltage range (VO): V
11、BIAS, COMP, PWRGD -0.3 V to 7 V PH -0.6 V to 10 V Source current (IO): PH Internally limited COMP, VBIAS 6 mA Sink current (IS): PH 12 A COMP 6 mA ENA, PWRGD 10 mA Voltage differential (AGND to PGND) 0.3 V Operating virtual junction temperature range (TJ): Device type 01 . -40C to +150C Device type
12、02 . -55C to +150C Storage temperature (TSTG) -65C to +150C 2/ Lead temperature 1.6 mm (1/16 inch) from case for 10 seconds . +300C 1.4 Recommended operating conditions. 3/ Input voltage range (VI) . 3 V to 6 V Operating junction temperature (TJ) : Device type 01 . -40C to +125C Device type 02 . -55
13、C to +125C 1/ Stresses beyond those listed under “absolute maximum rating” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied.
14、Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 2/ Long term high-temperature storage and/or extended use at maximum recommended operating conditions may result in a reduction of overall device life. 3/ Use of this product beyond the manufacturers de
15、sign rules or stated parameters is done at the users risk. The manufacturer and/or distributor maintain no responsibility or liability for product used beyond the stated limits. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, C
16、OLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/04641 REV B PAGE 4 1.5 Thermal information. Thermal metric Symbol Case X Unit Thermal resistance, junction-to-ambient 4/ JA36.1 C/W Thermal resistance, junction-to-case (top) 5/ JC(TOP)15.5 C/W Thermal resistance, junction-to-board 6/ JB
17、13.1 C/W Characterization parameter, junction-to-top 7/ JT0.4 C/W Characterization parameter, junction-to-board 8/ JB12.9 C/W Thermal resistance, junction-to-case (bottom) 9/ JC(BOTTOM)1.3 C/W 4/ The thermal resistance, junction-to-ambient under natural convection is obtained in a simulation on a JE
18、DEC standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. 5/ The thermal resistance, junction-to-case (top) is obtained by simulating a cold plate test on the package top. No specific JEDEC standard test exists, but a close description can be found in the ANSI S
19、EMI standard G30-88. 6/ The thermal resistance, junction-to-board is obtained by simulating in an environment with a ring cold plate fixture to control the printed circuit board (PCB) temperature, as described in JESD51-8. 7/ Characterization parameter, junction-to-top (JT) estimates the junction te
20、mperature of a device in a real system and is extracted from the simulation data for obtaining JA, using a procedure described in JESD51-2a (sections 6 and 7). 8/ Characterization parameter, junction-to-board (JB) estimates the junction temperature of a device in a real system and is extracted from
21、the simulation data for obtaining JA, using a procedure described in JESD51-2a (sections 6 and 7). 9/ The thermal resistance, junction-to-case (bottom) is obtained by simulating a cold plate test on the package top. No specific JEDEC standard test exists, but a close description can be found in the
22、ANSI SEMI standard G30-88. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/04641 REV B PAGE 5 2. APPLICABLE DOCUMENTS JEDEC Solid State Technology Association JEDE
23、C PUB 95 - Registered and Standard Outlines for Semiconductor Devices EIA/JESD 22 - Qualification Testing for Plastic Encapsulated Solid State Devices EIA/JESD 51-2a - Integrated Circuits Thermal Test Method Environment Conditions Natural Convection (Still Air) EIA/JESD 51-7 - High Effective Thermal
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- DLADSCCVIDV6204641REVB2013MICROCIRCUITDIGITALLINEARSYNCHRONOUSPULSEWIDTHMODULATORMONOLITHICSILICONPDF

链接地址:http://www.mydoc123.com/p-689122.html