DLA DSCC-VID-V62 04606 REV B-2012 MICROCIRCUIT DIGITAL FIXED POINT DIGITAL SIGNAL PROCESSOR MONOLITHIC SILICON.pdf
《DLA DSCC-VID-V62 04606 REV B-2012 MICROCIRCUIT DIGITAL FIXED POINT DIGITAL SIGNAL PROCESSOR MONOLITHIC SILICON.pdf》由会员分享,可在线阅读,更多相关《DLA DSCC-VID-V62 04606 REV B-2012 MICROCIRCUIT DIGITAL FIXED POINT DIGITAL SIGNAL PROCESSOR MONOLITHIC SILICON.pdf(42页珍藏版)》请在麦多课文档分享上搜索。
1、 REVISIONSLTR DESCRIPTION DATE APPROVEDA Correct lead finish. Update boilerplate. - CFS 05-11-08 Thomas M. Hess B Update boilerplate paragraphs to current requirements. - PHN 12-03-22 Thomas M. Hess CURRENT DESIGN ACTIVITY CAGE CODE 16236 HAS CHANGED NAMES TO: DLA LAND AND MARITIME COLUMBUS, OHIO 43
2、218-3990 Prepared in accordance with ASME Y14.24 Vendor item drawing REV B B B PAGE 40 41 42 REV B B B B B B B B B B B B B B B B B B B B B B PAGE 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 REV STATUS OF PAGES REV B B B B B B B B B B B B B B B B B PAGE 1 2 3 4 5 6 7 8 9 10 11 1
3、2 13 14 15 16 17 PMIC N/A PREPARED BY Phu H. Nguyen DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43218-3990 Original date of drawing YY-MM-DD CHECKED BY Phu H. Nguyen TITLE MICROCIRCUIT, DIGITAL, FIXED POINT DIGITAL SIGNAL PROCESSOR, MONOLITHIC SILICON 04-01-28 APPROVED BY Thomas M. Hess SIZE A CO
4、DE IDENT. NO. 16236 DWG NO. V62/04606 REV B PAGE 1 OF 42 AMSC N/A 5962-V044-12 Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/04606 REV B PAGE 2 1. SCOPE 1.1 Scop
5、e. This drawing documents the general requirements of a fixed point digital signal processor, with an operating temperature range of -40C to +105C. 1.2 Vendor Item Drawing Administrative Control Number. The manufacturers PIN is the item of identification. The vendor item drawing establishes an admin
6、istrative control number for identifying the item on the engineering documentation: V62/04606 01 X A Drawing Device type Case outline Lead finish number (See 1.2.1) (See 1.2.2) (See 1.2.3) 1.2.1 Device type(s). 1/ Device Generic number Circuit function 01 SM320C6201-EP Fixed point digital signal pro
7、cessor 1.2.2 Case outline(s). The case outlines are as specified herein. Outline letter Number of pins JEDEC PUB 95 Package style X 352 JEDEC MO-151/BAR-2 Plastic ball grid array 1.2.3 Lead finishes. The lead finishes are as specified below or other lead finishes as provided by the device manufactur
8、er: Finish designator Material A Hot solder dip B Tin-lead plateC Gold plateD PalladiumE Gold flash palladium Z Other 1.3 Absolute maximum ratings. 2/ Supply voltage range, (CVDD) . -0.3 V to +2.3 V 3/ Supply voltage range, (DVDD) . -0.3 V to +4.0 V 3/ Input voltage range . -0.3 V to +4.0 V Output v
9、oltage range -0.3 V to +4.0 V Operating case temperature ranges, (TC): (A version) . -40C to +105C Storage temperature range, (TSTG) -65C to +150C 1/ Users are cautioned to review the manufacturers data manual for additional user information relating to this device. 2/ Stresses beyond those listed u
10、nder “absolute maximum rating” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated condition
11、s for extended periods may affect device reliability. 3/ All voltage values are with respect to VSS. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/04606 REV B PA
12、GE 3 1.4 Recommended operating conditions. Supply voltage, (CVDD) . +1.71 V to +1.89 V Supply voltage, (DVDD) . +3.14 V to +3.46 V Supply ground (VSS) . 0.0 V High level input voltage, (VIH) . +2.0 V minimum Low level input voltage, (VIL) +0.8 V maximum High level output current, (IOH) . -12 mA maxi
13、mum Low level output current, (IOL) +12 mA maximum Operating case temperature (TC) (A version) . -40C to +105C 2. APPLICABLE DOCUMENTS JEDEC SOLID STATE TECHNOLOGY ASSOCIATION (JEDEC) JEP95 Registered and Standard Outlines for Semiconductor Devices (Copies of these documents are available online at
14、http:/www.jedec.org or from JEDEC Solid State Technology Association, 3103 North 10th Street, Suite 240S, Arlington, VA 22201.) 3. REQUIREMENTS 3.1 Marking. Parts shall be permanently and legibly marked with the manufacturers part number as shown in 6.3 herein and as follows: A. Manufacturers name,
15、CAGE code, or logo B. Pin 1 identifier C. ESDS identification (optional) 3.2 Unit container. The unit container shall be marked with the manufacturers part number and with items A and C (if applicable) above. 3.3 Electrical characteristics. The maximum and recommended operating conditions and electr
16、ical performance characteristics are as specified in 1.3, 1.4, and table I herein. 3.4 Design, construction, and physical dimension. The design, construction, and physical dimensions are as specified herein. 3.5 Diagrams. 3.5.1 Case outline(s). The case outline(s) shall be as shown in 1.2.2 and figu
17、re 1. 3.5.2 Terminal connections. The terminal connections shall be as specified on figure 2. 3.5.3 Block diagram. The block diagram shall be as specified on figure 3. 3.5.4 Load circuit. The load circuit shall be as specified on figure 4. 3.5.5 Timing waveforms. The timing waveforms shall be as spe
18、cified on figure 5-31. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/04606 REV B PAGE 4 TABLE I. Electrical performance characteristics. 1/ No. Test Symbol Test
19、condition -40C TC+105C 1.71 V CVDD 1.89 V 3.14 V DVDD 3.46 V unless otherwise noted Limits Unit Min Max High level output voltage VOHDVDD= MIN, IOH= MAX 2.4 V Low level output voltage VOLDVDD= MIN, IOL= MAX 0.6 V Input current 2/ IIVI= VSSto DVDD10 A Off state output current IOZVO= DVDDor 0 V 10 A S
20、upply current, CPU + CPU memory access 3/ IDD2VCVDD= NOM, CPU clock = 167 MHz 380 Typ mA Supply current, peripheral 3/ IDD2VCVDD= NOM, CPU clock = 167 MHz 240 Typ mA Supply current, I/O pins 3/ IDD3VDVDD= NOM, CPU clock = 167 MHz 90 Typ mA Input capacitance CI10 pF Output capacitance CO10 pF No. Tes
21、t Symbol Test condition -40C TC+105C 1.71 V CVDD 1.89 V 3.14 V DVDD 3.46 V unless otherwise noted Limits Units CLKMODE = x4 CLKMODE = x1 Min Max Min Max INPUT AND OUTPUT CLOCKS Timing requirements for CLKIN 4/ 5/ 1 Cycle time, CLKIN tc(CLKIN)See figure 7 20 5 ns 2 Pulse duration, CLKIN high tw(CLKIN
22、H)0.4C 0.45C 3 Pulse duration, CLKIN low tw(CLKINL)0.4C 0.45C 4 Transition time, CLKIN tt(CLKIN)5 0.6Switching characteristics over recommended operating conditions for CLKOUT1 4/ 6/ 7/ 1 Cycle time, CLKOUT1 tc(CKO1)See figure 8 P-0.7 P+0.7 P-0.7 P+0.7 ns 2 Pulse duration, CLKOUT1 high tw(CKO1H)(P/2
23、)-0.5 (P/2)+0.5 PH-0.5 PH+0.5 3 Pulse duration, CLKOUT1 low tw(CKO1L)(P/2)-0.5 (P/2)+0.5 PL-0.5 PL+0.5 4 Transition time, CLKOUT1 tt(CKO1)0.6 0.6 See notes at end of table. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMB
24、US COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/04606 REV B PAGE 5 TABLE I. Electrical performance characteristics - Continued. 1/ No. Test Symbol Test condition -40C TC+105C 1.71 V CVDD 1.89 V 3.14 V DVDD 3.46 V unless otherwise noted Limits Unit Min Max INPUT AND OUTPUT CLOCKS (CONTINUED
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- DLADSCCVIDV6204606REVB2012MICROCIRCUITDIGITALFIXEDPOINTDIGITALSIGNALPROCESSORMONOLITHICSILICONPDF

链接地址:http://www.mydoc123.com/p-689105.html