DLA DSCC-VID-V62 03663 REV A-2009 MICROCIRCUIT DIGITAL LOW VOLTAGE CMOS OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH THREE-STATE OUTPUTS MONOLITHIC SILICON.pdf
《DLA DSCC-VID-V62 03663 REV A-2009 MICROCIRCUIT DIGITAL LOW VOLTAGE CMOS OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH THREE-STATE OUTPUTS MONOLITHIC SILICON.pdf》由会员分享,可在线阅读,更多相关《DLA DSCC-VID-V62 03663 REV A-2009 MICROCIRCUIT DIGITAL LOW VOLTAGE CMOS OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH THREE-STATE OUTPUTS MONOLITHIC SILICON.pdf(11页珍藏版)》请在麦多课文档分享上搜索。
1、 REVISIONS LTR DESCRIPTION DATE APPROVED A Update boilerplate paragraphs to current requirements. - PHN 09-11-09 Thomas M. Hess Prepared in accordance with ASME Y14.24 Vendor item drawing REV PAGE REV PAGE REV STATUS OF PAGES REV A A A A A A A A A A A PAGE 1 2 3 4 5 6 7 8 9 10 11 PMIC N/A PREPARED B
2、Y Charles F. Saffle DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43218-3990 Original date of drawing CHECKED BY Charles F. Saffle TITLE MICROCIRCUIT, DIGITAL, LOW VOLTAGE CMOS, OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH THREE-STATE OUTPUTS, MONOLITHIC SILICON YY-MM-DD 03-10-07 APPROVED BY Thomas M
3、. Hess SIZE A CODE IDENT. NO. 16236 DWG NO. V62/03663 REV A PAGE 1 OF 11 AMSC N/A 5962-V009-10 .Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/03663 REV A PAGE 2
4、1. SCOPE 1.1 Scope. This drawing documents the general requirements of a high performance octal edge-triggered D-type flip-flop with three-state outputs microcircuit, with an operating temperature range of -40C to +105C. 1.2 Vendor Item Drawing Administrative Control Number. The manufacturers PIN is
5、 the item of identification. The vendor item drawing establishes an administrative control number for identifying the item on the engineering documentation: V62/03663 - 01 X E Drawing Device type Case outline Lead finish number (See 1.2.1) (See 1.2.2) (See 1.2.3) 1.2.1 Device type(s). Device type Ge
6、neric Circuit function 01 74LV374A-EP Octal edge-triggered D-type flip-flopwith three-state outputs 1.2.2 Case outline. The case outline are as specified herein. Outline letter Number of pins JEDEC PUB 95 Package style X 20 JEDEC MO-153 Plastic small-outline 1.2.3 Lead finishes. The lead finishes ar
7、e as specified below or other lead finishes as provided by the device manufacture: Finish designator Material A Hot solder dip B Tin-lead plate C Gold plate D Palladium E Gold flash palladium Z Other 1.3 Absolute maximum ratings. 1/ Supply voltage range (VCC) . -0.5 V to +7.0 V Input voltage range (
8、VI) . -0.5 V to +7.0 V 2/ Voltage range applied to any output in the high-impedance or power-off state (VO) . -0.5 V to +7.0 V 2/ Output voltage range (VO) . -0.5 V to VCC+ 0.5 V 2/ 3/ Input clamp current (IIK) (VIVCC) 20 mA Output clamp current (IOK) (VOVCC) 50 mA Continuous output current (IO) (VO
9、= 0 to VCC) 35 mA Continuous current through VCCor GND . 70 mA Package thermal impedance (JA) . 83C/W 4/ Storage temperature range (TSTG) . -65C to +150C 1/ Stresses beyond those listed under “absolute maximum rating” may cause permanent damage to the device. These are stress ratings only, and funct
10、ional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 2/ The input and output voltage ratings may be exceeded if
11、the input and output current ratings are observed. 3/ This value is limited to 5.5 V maximum. 4/ The package thermal impedance is calculated in accordance with JESD 51-7. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS
12、 COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/03663 REV A PAGE 3 1.4 Recommended operating conditions. 5/ 6/ Supply voltage range (VCC) . 2.0 V to 5.5 V Minimum high level input voltage (VIH): VCC= 2.0 V 1.5 V VCC= 2.3 V to 2.7 V . VCCx 0.7 VCC= 3.0 V to 3.6 V . VCCx 0.7 VCC= 4.5 V to 5.5
13、V . VCCx 0.7 Maximum low level input voltage (VIL): VCC= 2.0 V 0.5 V VCC= 2.3 V to 2.7 V . VCCx 0.3 VCC= 3.0 V to 3.6 V . VCCx 0.3 VCC= 4.5 V to 5.5 V . VCCx 0.3 Input voltage range (VI) . 0.0 V to 5.5 V Output voltage range (VO): High or low state 0.0 V to VCCThree-state 0.0 V to 5.5 V Maximum high
14、 level output current (IOH): VCC= 2.0 V -50 A VCC= 2.3 V to 2.7 V . -2 mA VCC= 3.0 V to 3.6 V . -8 mA VCC= 4.5 V to 5.5 V . -16 mA Maximum low level output current (IOL): VCC= 2.0 V 50 A VCC= 2.3 V to 2.7 V . 2 mA VCC= 3.0 V to 3.6 V . 8 mA VCC= 4.5 V to 5.5 V . 16 mA Maximum input transition rise o
15、r fall rate: VCC= 2.3 V to 2.7 V . 200 ns/V VCC= 3.0 V to 3.6 V . 100 ns/V VCC= 4.5 V to 5.5 V . 20 ns/V Operating free-air temperature range (TA) -40C to +105C 2. APPLICABLE DOCUMENTS JEDEC PUB 95 - Registered and Standard Outlines for Semiconductor Devices JESD 51-7 - High Effective Thermal Conduc
16、tivity Test Board for Leaded Surface Mount Packages (Applications for copies should be addressed to the Electronic Industries Alliance, 2500 Wilson Boulevard, Arlington, VA 22201-3834 or online at http:/www.jedec.org) 5/ Use of this product beyond the manufacturers design rules or stated parameters
17、is done at the users risk. The manufacturer and/or distributor maintain no responsibility or liability for product used beyond the stated limits. 6/ All unused inputs of the device must be held at VCCor GND to ensure proper device operation. Provided by IHSNot for ResaleNo reproduction or networking
18、 permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/03663 REV A PAGE 4 3. REQUIREMENTS 3.1 Marking. Parts shall be permanently and legibly marked with the manufacturers part number as shown in 6.3 herein and as follows: A. Ma
19、nufacturers name, CAGE code, or logo B. Pin 1 identifier C. ESDS identification (optional) 3.2 Unit container. The unit container shall be marked with the manufacturers part number and with items A and C (if applicable) above. 3.3 Electrical characteristics. The maximum and recommended operating con
20、ditions and electrical performance characteristics are as specified in 1.3, 1.4, and table I herein. 3.4 Design, construction, and physical dimension. The design, construction, and physical dimensions are as specified herein. 3.5 Diagrams. 3.5.1 Case outline. The case outline shall be as shown in 1.
21、2.2 and figure 1. 3.5.2 Truth table. The truth table shall be as shown in figure 2. 3.5.3 Logic diagram. The logic diagram shall be as shown in figure 3. 3.5.4 Terminal connections. The terminal connections shall be as shown in figure 4. 3.5.5 Timing waveforms and test circuit. The timing waveforms
22、and test circuit shall be as shown in figure 5. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/03663 REV A PAGE 5 TABLE I. Electrical performance characteristics.
23、 1/ Test Symbol Conditions VCCTemperature, TADevice type Limits Unit Min Max High level output voltage VOHIOH= -50 A 2.0 V to 5.5 V 25C, -55C to 125C 01 VCC 0.1 V IOH= -2 mA 2.3 V 25C, -55C to 125C 2.0 IOH= -8 mA 3.0 V 25C, -55C to 125C 2.48 IOH= -16 mA 4.5 V 25C, -55C to 125C 3.8 Low level output v
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- DLADSCCVIDV6203663REVA2009MICROCIRCUITDIGITALLOWVOLTAGECMOSOCTALEDGETRIGGEREDDTYPEFLIPFLOPWITHTHREESTATEOUTPUTSMONOLITHICSILICONPDF

链接地址:http://www.mydoc123.com/p-689097.html