BS IEC 63055-2016 Format for LSI-Package-Board interoperable design《大规模集成电路(LSI)封装电路板互操作设计格式》.pdf
《BS IEC 63055-2016 Format for LSI-Package-Board interoperable design《大规模集成电路(LSI)封装电路板互操作设计格式》.pdf》由会员分享,可在线阅读,更多相关《BS IEC 63055-2016 Format for LSI-Package-Board interoperable design《大规模集成电路(LSI)封装电路板互操作设计格式》.pdf(208页珍藏版)》请在麦多课文档分享上搜索。
1、Format for LSI-Package-Boardinteroperable designBS IEC 63055:2016BSI Standards PublicationWB11885_BSI_StandardCovs_2013_AW.indd 1 15/05/2013 15:06National forewordThis British Standard is the UK implementation of IEC 63055:2016. The UK participation in its preparation was entrusted to TechnicalCommi
2、ttee EPL/501, Electronic Assembly Technology.A list of organizations represented on this committee can be obtained onrequest to its secretary.This publication does not purport to include all the necessary provisions ofa contract. Users are responsible for its correct application. The British Standar
3、ds Institution 2016.Published by BSI Standards Limited 2016ISBN 978 0 580 94227 3ICS 31.180; 31.200; 35.060Compliance with a British Standard cannot confer immunity fromlegal obligations.This British Standard was published under the authority of theStandards Policy and Strategy Committee on 30 Novem
4、ber 2016.Amendments/corrigenda issued since publicationDate Text affectedBRITISH STANDARDBS IEC 63055:2016IEC 63055 Edition 1.0 2016-11 INTERNATIONAL STANDARD Format for LSI-Package-Board interoperable design INTERNATIONAL ELECTROTECHNICAL COMMISSION ICS 31.180; 31.200; 35.060 ISBN 978-2-8322-3686-4
5、 Warning! Make sure that you obtained this publication from an authorized distributor. IEEE Std 2401 Registered trademark of the International Electrotechnical Commission BS IEC 63055:2016Contents 1. Overview 1 1.1 Scope . 1 1.2 Purpose 1 1.3 Key characteristics of the LSI-Package-Board Format 1 1.4
6、 Contents of this standard . 3 2. Normative references 3 3. Definitions, acronyms, and abbreviations 3 3.1 Definitions . 3 3.2 Acronyms and abbreviations . 6 4. Concept of the LPB Format 8 4.1 Technical background 8 4.2 Conventional design 8 4.3 Common problems at the design site . 8 4.4 Concept of
7、LPB interoperable design 9 4.5 Value creation by LPB interoperable design . 9 4.6 LPB Format 10 4.7 Summary of LPB Format files 10 5. Language basics.16 6. Common elements in M-Format, C-Format, and R-Format 17 6.1 General .17 6.2 The element 18 6.3 The element .19 7. M-Format.31 7.1 M-Format file s
8、tructure.31 7.2 The element .31 7.3 The element .32 8. C-Format .36 8.1 C-Format file structure .36 8.2 The element .37 8.3 The element .82 9. R-Format .86 9.1 R-Format file structure .86 9.2 The element .86 9.3 The element 116 10. N-Format .122 10.1 Purpose of the N-Format file 122 10.2 How to iden
9、tify the power/ground network 122 10.3 Example 122 11. G-Format .122 11.1 Language basics of G-Format .122 11.2 Structure .123 IEC 63055:2016 IEEE Std 2401-2015 i BS IEC 63055:201611.3 Header section 124 11.4 Material section 125 11.5 Layer section.126 11.6 Shape section 126 11.7 Board geometry sect
10、ion 131 11.8 Padstack section 133 11.9 Part section .134 11.10 Component section .135 11.11 Net attribute section 136 11.12 Netlist section .136 11.13 Via section 138 11.14 Bondwire section 139 11.15 Route section 141 Annex A (informative) Bibliography 145 Annex B (informative) Examples of utilizati
11、on 146 B.1 Understanding the function of the LPB Format .146 B.2 Test bench 146 B.3 Design flow example .148 B.4 Growth of the sample files in the LPB Format 179 B.5 Simulations using the sample files in the LPB Format 182 Annex C (informative) XML Encryption 184 Annex D (informative) MD5 checksum 1
12、87 Annex E (informative) Chip-Package Interface Protocol 188 E.1 General .188 E.2 Comparison of C-Format with Chip-Package Interface Protocol .188 Annex F (informative) IEEE list of participants .194 IEC 63055:2016 IEEE Std 2401-2015 ii BS IEC 63055:2016FORMAT FOR LSI-PACKAGE-BOARD INTEROPERABLE DES
13、IGN)25(:25 7KH,QWHUQDWLRQDO(OHFWURWHFKQLFDO design tools can use it to exchange information/data seamlessly. Keywords: common interoperable format, components, design analysis, design rules, geometries, IEEE 2401, large-scale integrated circuits, netlists, packages for LSI circuits, printed circuit
14、board, project management, Verilog-HDL xIEC 63055:2016 IEEE Std 2401-2015 vii BS IEC 63055:2016I(,ntroduction This introduction is not part of IEEE Std 2401-2015, IEEE Standard Format for LSI-Package-Board Interoperable Design. To deal with the increasing difficulty of design and the cost competitiv
15、eness of the global market, and to shorten the development term, innovative design methodologies should be implemented. It has been difficult to achieve the optimization of an entire set of large-scale integrated (LSI) circuits, packages, and board (LPB) using individual design processes for each LP
16、B part. One possibility for optimization is to have a certain section design the whole LPB; however, gathering knowledge and integrating the design environment of each LPB part is difficult. Dedicated professional technicians of individual LPB parts, who have the best knowledge and performance of th
17、eir own parts design tools, intend to create design optimization by having proper interoperable information exchanges among all LPB parties. In order to achieve a design that optimizes the balance between cost and performance, information about and the results of design should be well shared among c
18、ooperating LPB design sections. The Japan Electronics and Information Technology Industries Association (JEITA) LPB Interoperable Design Process Working Group (LPB-WG) was established to identify the solution. The LPB-WG intends to make a standard for an exchange format to make it easy to exchange i
19、nformation between each of the LPB design departments, so that optimal design will be carried out quickly. The LPB interoperable design process has the following issues: Netlist not unified on each LPB Complexity of the representation of the relationship as a whole arrangement of the LPB Differences
20、 in how to give the design constraints, lack of design information, and many discrepancies in design rules. Databases not unified in each LPB, or among different vendors No unified terms Various problems caused by these issues include the following: A large effort is required for conversion of forma
21、ts. The occurrence of conversion errors and connection errors is difficult to detect because there is a lack of the information needed to do so. It takes a long time to gather information, resulting in a long period of design and analysis. It is difficult to make optimal design changes because the e
22、ntire verification process is difficult. EDA tool cost increase because of additional development required to support multiple formats. It is time-consuming for designers to communicate their intentions in a way that others understand. Based on this analysis, the LPB-WG has established an interface
23、format that can address these issues. As the one of the case studies of the LPB interoperable design process, the power distribution network (PDN) should be designed with information about the other LPB parts to reduce the noise (see Figure i). IEC 63055:2016 IEEE Std 2401-2015 viii BS IEC 63055:201
24、6Reprinted with permission from JEITA. Figure iPower distribution network Resonance is caused by a capacitance and inductance present in the various parts in the LPB PDN. Impedance at the resonant frequency will be extremely large. If each part of the overall LPB design is not accurately simulated i
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- BSIEC630552016FORMATFORLSIPACKAGEBOARDINTEROPERABLEDESIGN 大规模集成电路 LSI 封装 电路板 操作 设计 格式 PDF

链接地址:http://www.mydoc123.com/p-583124.html