JEDEC JESD8-20A-2009 POD15 - 1 5 V Pseudo Open Drain I O.pdf
《JEDEC JESD8-20A-2009 POD15 - 1 5 V Pseudo Open Drain I O.pdf》由会员分享,可在线阅读,更多相关《JEDEC JESD8-20A-2009 POD15 - 1 5 V Pseudo Open Drain I O.pdf(20页珍藏版)》请在麦多课文档分享上搜索。
1、JEDEC SOLID STATE TECHNOLOGY ASSOCIATIONJESD820AOCTOBER 2009JEDECSTANDARDPOD15 1.5V Pseudo Open Drain I/O(Revision of JESD8-20, December 2006) NOTICEJEDEC standards and publications contain material that has been prepared, reviewed, andapproved through the JEDEC Board of Directors level and subseque
2、ntly reviewed and approvedby the JEDEC legal counsel.JEDEC standards and publications are designed to serve the public interest through eliminatingmisunderstandings between manufacturers and purchasers, facilitating interchangeability andimprovement of products, and assisting the purchaser in select
3、ing and obtaining with minimumdelay the proper product for use by those other than JEDEC members, whether the standard is tobe used either domestically or internationally.JEDEC standards and publications are adopted without regard to whether or not their adoptionmay involve patents or articles, mate
4、rials, or processes. By such action JEDEC does not assumeany liability to any patent owner, nor does it assume any obligation whatever to parties adoptingthe JEDEC standards or publications.The information included in JEDEC standards and publications represents a sound approach toproduct specificati
5、on and application, principally from the solid state device manufacturerviewpoint. Within the JEDEC organization there are procedures whereby a JEDEC standard orpublication may be further processed and ultimately become an ANSI standard.No claims to be in conformance with this standard may be made u
6、nless all requirements stated in the standard are met.Inquiries, comments, and suggestions relative to the content of this JEDEC standard orpublication should be addressed to JEDEC at the address below, or call (703) 9077559 orwww.jedec.orgPublished byJEDEC Solid State Technology Association 2009310
7、3 North 10th StreetSuite 240 SouthArlington, VA 222012107This document may be downloaded free of charge; however JEDEC retains thecopyright on this material. By downloading this file the individual agrees not tocharge for or resell the resulting material.PRICE: Please refer to www.jedec.orgPrinted i
8、n the U.S.A.All rights reservedPLEASE!DONT VIOLATETHELAW!This document is copyrighted by the JEDEC Solid State Technology Association and may not bereproduced without permission.Organizations may obtain permission to reproduce a limited number of copies through entering into a license agreement. For
9、 information, contact:JEDEC Solid State Technology Association3103 North 10th Street, Suite 240 SouthArlington, Virginia 22201-2107JEDEC Standard No, 820APage 1POD15 1.5V PSEUDO OPEN DRAIN I/O(From JEDEC Board ballot JCB0971, formulated under the cognizance of the JC16 Committee on Voltage Level and
10、 Electrical Iterface.)1 ScopeThis standard defines the dc and ac singleended (data) and differential (clock) operating conditions, I/O impedances, and the termination and calibration scheme for 1.5 V Pseudo Open Drain I/Os. The 1.5 V Pseudo Open Drain interface, also known as POD15, is primarily use
11、d to communicate with GDDR4 and GDDR5 SGRAM devices.JEDEC Standard No. 820APage 22 Operating conditions NOTE 1 GDDR4 and GDDD5 SGRAMs are designed to tolerate PCB designs with separate VDD and VDDQ power regulators.NOTE 2 AC noise in the system is estimated at 50mV pkpk for the purpose of DRAM desig
12、n.NOTE 3 Source of Reference Voltage and control of Reference Voltage for DQ and DBI# pins is determined by VREFD, Half VREFD, Auto VREFD, VREFD MERGE and VREFD Offsets mode registers.NOTE 4 VREFD Offsets are not supported with VREFD2.NOTE 5 External VREFC is to be provided by the controller as ther
13、e is no other alternative supply.NOTE 6 DQ/DBI# input slew rate must be greater than or equal to 3V/ns. The slew rate is measured between VREFD crossing and VIHD(AC) or VILD(AC) or VREFD2 crossing and VIHD2(AC) or VILD2(AC).NOTE 7 ADR/CMD input slew rate must be greater than or equal to 3V/ns. The s
14、lew rate is measured between VREFC crossing and VIHA(AC) or VILA(AC).NOTE 8 VIHX and VILX define the voltage levels for the receiver that detects x32 or x16 mode with RESET# going High.NOTE 9 Applicable to GDDR4 or other interface with a single VREF for the device.NOTE 10 Applicable to GDDR5 or othe
15、r interface with multiple VREF pins and levels.Table 1 DC Operating ConditionsPOD15Parameter Symbol Min Typ Max Unit NoteDevice Supply Voltage VDD 1.455 1.5 1.545 V 1Output Supply Voltage VDDQ 1.455 1.5 1.545 V 1Reference Voltage VREF 0.69 * VDDQ 0.71 * VDDQ V 2, 9Reference Voltage for DQ and DBI# p
16、ins VREFD 0.69 * VDDQ 0.71 * VDDQ V 2, 3, 10Reference Voltage for DQ and DBI# pins VREFD2 0.49 * VDDQ 0.51 * VDDQ V2, 3, 4, 10External Reference Voltage for address and commandVREFC 0.69 * VDDQ 0.71 * VDDQ V 5, 10DC Input Logic HIGH Voltage VIH (DC) VREF + 0.12 V 9DC Input Logic LOW Voltage VIL (DC)
17、 VREF 0.12 V 9DC Input Logic HIGH Voltage for address and commandVIHA (DC) VREFC + 0.15 V 10DC Input Logic LOW Voltage for address and commandVILA (DC) VREFC 0.15 V 10DC Input Logic HIGH Voltage for DQ and DBI# pins with VREFDVIHD (DC) VREFD + 0.10 V 10DC Input Logic LOW Voltage for DQ and DBI# pins
18、 with VREFDVILD (DC) VREFD 0.10 V 10DC Input Logic HIGH Voltage for DQ and DBI# pins with VREFD2VIHD2 (DC) VREFD2 + 0.30 V 10DC Input Logic LOW Voltage for DQ and DBI# pins with VREFD2VILD2 (DC) VREFD2 0.30 V 10Input Logic HIGH Voltage for RESET#, SEN, MFVIHR VDDQ 0.50 V 10Input Logic LOW Voltage fo
19、r RESET#, SEN, MFVILR 0.30 V 10Input logic HIGH voltage for EDC1/2 (x16 mode detect)VIHX VDDQ 0.3 V 8, 10Input logic LOW voltage for EDC1/2 (x16 mode detect)VILX 0.30 V 8, 10Input Leakage CurrentAny Input 0V = VIN= VDDQ(All other pins not under test = 0V) Il AOutput Leakage Current (DQs are disabled
20、; 0V = Vout = VDDQ)Ioz AOutput Logic LOW Voltage VOL (DC) 0.62 VJEDEC Standard No, 820APage 32 Operating conditions (contd) NOTE 1 Applicable to GDDR4 or other interface with a single VREF for the device.NOTE 2 Applicable to GDDR5 or other interface with multiple VREF pins and levels.Figure 1 Voltag
21、e WaveformTable 2 AC Operating ConditionsPOD15Parameter Symbol Min Typ Max Unit NoteAC Input Logic HIGH Voltage VIH (AC) VREFC + 0.20 V 1AC Input Logic Low Voltage VIL (AC) VREFC 0.20 V 1AC Input Logic HIGH Voltage for address and commandVIHA (AC) VREFC + 0.20 V 2AC Input Logic LOW Voltage for addre
22、ss and commandVILA (AC) VREFC 0.20 V 2AC Input Logic HIGH Voltage for DQ and DBI# pins with VREFDVIHD (AC) VREFD + 0.15 V 2AC Input Logic LOW Voltage for DQ and DBI# pins with VREFDVILD (AC) VREFD 0.15 V 2AC Input Logic HIGH Voltage for DQ and DBI# pins with VREFD2VIHD2 (AC) VREFD2 + 0.40 V 2AC Inpu
23、t Logic LOW Voltage for DQ and DBI# pins with VREFD2VILD2 (AC) VREFD2 0.40 V 2VIL (AC)VIL (DC)VREF DC NoiseVREF DC NoiseVREF + DC NoiseVREF + AC NoiseVIH (DC)VIH (AC)VOHVIN (AC) Provides marginbetween VOL (MAX) andVIL (AC)VDDQVOL (MAX)System Noise Margin (Power/Ground, Crosstalk, Signal Integrity At
24、tenuation)OutputInputNote: VREF, VIH, VIL refer towhichever VREFxx (VREFD, VREFD2, or VREFC) is being used. JEDEC Standard No. 820APage 42 Operating conditions (contd)NOTE 1 This provides a minimum of 0.9V to a maximum of 1.2V, and is nominally 70% of VDDQ with POD15. DRAM timings relative to CK can
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJESD820A2009POD1515VPSEUDOOPENDRAINIOPDF

链接地址:http://www.mydoc123.com/p-807294.html