JEDEC JESD248A-2018 DDR4 NVDIMM-N Design Specification.pdf
《JEDEC JESD248A-2018 DDR4 NVDIMM-N Design Specification.pdf》由会员分享,可在线阅读,更多相关《JEDEC JESD248A-2018 DDR4 NVDIMM-N Design Specification.pdf(44页珍藏版)》请在麦多课文档分享上搜索。
1、 JEDEC STANDARD DDR4 NVDIMM-N Design Specification JESD248A (Revision of JESD248, September 2016) MARCH 2018 JEDEC SOLID STATE TECHNOLOGY ASSOCIATION NOTICE JEDEC standards and publications contain material that has been prepared, reviewed, and approved through the JEDEC Board of Directors level and
2、 subsequently reviewed and approved by the JEDEC legal counsel. JEDEC standards and publications are designed to serve the public interest through eliminating misun-derstandings between manufacturers and purchasers, facilitating interchangeability and improvement of products, and assisting the purch
3、aser in selecting and obtaining with minimum delay the proper product for use by those other than JEDEC members, whether the standard is to be used either domestically or inter-nationally. JEDEC standards and publications are adopted without regard to whether or not their adoption may involve patent
4、s or articles, materials, or processes. By such action JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC standards or publications. The information included in JEDEC standards and publications represents a sound approach
5、 to product specification and application, principally from the solid state device manufacturer viewpoint. Within the JEDEC organization there are procedures whereby a JEDEC standard or publication may be further pro-cessed and ultimately become an ANSI standard. No claims to be in conformance with
6、this standard may be made unless all requirements stated in the standard are met. Inquiries, comments, and suggestions relative to the content of this JEDEC standard or publication should be addressed to JEDEC at the address below, or refer to www.jedec.org under Standards and Documents for alternat
7、ive contact information. Published by JEDEC Solid State Technology Association 2018 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107 This document may be downloaded free of charge; however JEDEC retains the copyright on this material. By downloading this file the individual agrees not
8、 to charge for or resell the resulting material. PRICE: Contact JEDEC Printed in the U.S.A. All rights reserved PLEASE! DONT VIOLATE THE LAW! This document is copyrighted by JEDEC and may not be reproduced without permission. For information, contact: JEDEC Solid State Technology Association 3103 No
9、rth 10th Street Suite 240 South Arlington, VA 22201-2107 or refer to www.jedec.org under Standards-Documents/Copyright Information. JEDEC Standard No. 248A Page 1 DDR4 NVDIMM-N DESIGN SPECIFICATION (From JEDEC Board Ballot JCB-17-40, formulated under the cognizance of the JC-45.6 Subcommittee on Hyb
10、rid Modules.) Scope 1This standard defines the electrical and mechanical requirements for 288-pin, 1.2 Volt (VDD), Double Data Rate, Synchronous SDRAM Non-Volatile Dual In-Line Memory Modules with NAND Flash backup (DDR4 NVDIMM-N). A DDR4 NVDIMM-N is a Hybrid Memory Module with a DDR4 DIMM interface
11、 consisting of DRAM that is made non-volatile through the use of NAND Flash. NVDIMM-N modules adhere to the Byte Addressable Energy Backed Interface specification. The JESD245B Byte Addressable Energy Backed Interface specification provides detailed logical behavior, interface, and register definiti
12、ons. These DDR4 NVDIMM-Ns are intended for use as persistent memory when installed in PCs. An NVDIMM-N is either an: NVLRDIMM-N: a Load Reduced DIMM (LRDIMM) compliant with JESD21C Page 4.20.27 DDR4 SDRAM Load Reduced DIMM Design specification except as specified in this standard; or NVRDIMM-N: a Re
13、gistered DIMM (RDIMM) compliant with JESD21C Page 4.20.28 DDR4 SDRAM Registered DIMM Design Specification except as specified in this standard. System interface constraints are included which provide an initial basis for DDR4 NVDIMM-N designs. Modifications to these constraints may be required to me
14、et all system timing, signal integrity and thermal requirements for PC4-1600, PC4-1866, PC4-2133, PC4-2400, PC4-2666 and PC4-3200 support. All DDR4 NVDIMM-N implementations must use simulations and lab verification to ensure proper timing requirements and signal integrity in the design. The annex fo
15、r each raw card will have specific entries to indicate DIMM operation and voltage levels. This specification works in conjunction with: JESD21C, Page 4.1.2.L-5 Annex L: Serial Presence Detect (SPD) for DDR4 SDRAM Modules (DDR4 SPD Document Release 5) JESD21C, Page 4.20.27 DDR4 SDRAM Load Reduced DIM
16、M Design Specification (August 2015) JESD21C, Page 4.20.28 DDR4 SDRAM Registered DIMM Design Specification (August 2015) JESD79-4B, DDR4 SDRAM (June 2017) JESD245B, Byte Addressable Energy Backed Interface (July 2017) JEDEC Standard No. 248A Page 2 1 Scope (contd) Table 1 DDR4 Product Family Attribu
17、tes DIMM Organization x72 ECC Notes DIMM Dimensions (nominal) 133.35 mm x 31.25 mm Refer to MO-309 133.35 mm x 18.75 mm Refer to MO-309 Pin Count 288 DDR4 SDRAMs Supported 4Gb, 8Gb, 16Gb 78/106 ball FBGA package for x4 and x8 devices. Refer to MO-207: variations DT-z, DW-z Capacity 4GB, 8GB, 16GB, 3
18、2GB, 64GB, 128GB SDRAM width x4, x8 Serial Presence Detect, Thermal Sensor (SPD-TSE) 512 byte TSE2004av specifications Voltage Options VDD: PC4 - 1.2 Volt 5%, PC4L - TBD VPP: 2.5 Volt +10%, -5% The VPP supply has VSS as its return path. VPP is a separate supply. VDDSPD: 2.5 Volt 10% The VDDSPD suppl
19、y has VSS as its return path. VDDSPD is separate from the VPP power plane. VDDSPD is shared between the SPD-TSE and the RCD (register). The RCD only supports 2.5V. V_12: +12 Volt 15% The +12 V supply has VSS as its return path. +12 V is required for NVDIMM-N operation. Interface 1.2 V signaling JEDE
20、C Standard No. 248A Page 3 Environmental Requirements 2288-pin Registered DDR4 NVDIMM-N modules are intended for use in a variety of environments including standard office environments that have limited capacity for heating and air conditioning. Table 2 Environmental Parameters Symbol Parameter Rati
21、ng Units Notes TOPR Operating Temperature (ambient) 0 to +55 C 3 HOPR Operating Humidity (relative) 10 to 90 % TSTG Storage Temperature -50 to +100 C 1 HSTG Storage Humidity (without condensation) 5 to 95 % 1 PBAR Barometric Pressure (operating LOW: no Autoprecharge). A10 is sampled during a Prechar
22、ge command to determine whether the Precharge applies to one bank (A10 LOW) or all banks (A10 HIGH). If only one bank is to be precharged, the bank is selected by bank addresses. A12 / BC_n Input VDD Burst Chop: A12/BC_n is sampled during Read and Write commands to determine if burst chop (on-the-fl
23、y) will be performed. (HIGH, no burst chop; LOW: burst chopped). See command truth table for details. JEDEC Standard No. 248A Page 6 RESET_n CMOS Input VDD Active Low Asynchronous Reset: Reset is active when RESET_n is LOW, and inactive when RESET_n is HIGH. RESET_n must be HIGH during normal operat
24、ion. DQ Input/ Output VDD Data Input/ Output: Bi-directional data bus. If CRC is enabled via Mode register then CRC code is added at the end of Data Burst. Any DQ from DQ0-DQ3 may indicate the internal Vref level during test via Mode Register Setting MR4 A4=High. Refer to vendor specific data sheets
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJESD248A2018DDR4NVDIMMNDESIGNSPECIFICATIONPDF

链接地址:http://www.mydoc123.com/p-807155.html