JEDEC JESD12-5-1988 Design for Testability Guidelines《可测试性指南设计》.pdf
《JEDEC JESD12-5-1988 Design for Testability Guidelines《可测试性指南设计》.pdf》由会员分享,可在线阅读,更多相关《JEDEC JESD12-5-1988 Design for Testability Guidelines《可测试性指南设计》.pdf(84页珍藏版)》请在麦多课文档分享上搜索。
1、In I Co r n w 7 JEDEC STANDARD F _/- . Design for Testability Guidelines JEDEC Standard No. 12-5 (Addondurn No. 5 to JEDEC Standard No. 12) AUGUST 1988 ELECTRONIC INDUSTRIES ASSOCIATION ENGINEERING DEPARTMENT ?I -l NOTICE JEDEC Standards and Publications contain material that has been prepared, prog
2、ressively reviewed, and approved through the JEDEC Council level and subsequently reviewed and approved by the EIA General Counsel. JEDEC Standards and Publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating inte
3、r- changeability and improvement of products, and assisting the purchaser in selecting and obtaining with minimum delay the proper product for his particular need. Existence of such standards shall not in any respect preclude any member or nonmember of JEDEC from manufacturing or selling products no
4、t conforming to such standards, nor shall the existence of such standards preclude their voluntary use by those other than EIA members whether the standard is to be used either domestically or internationally. JEDEC Standards or Publications are adopted without regard to whether or not their adoptio
5、n may involve patents or articles, materials, or processes. By such action JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC Standards or Publications. The information included in JEDEC Standards and Publications represe
6、nts a sound approach to product specification and application, principally from .the solid state device manufacturer viewpoint. Within the JEDEC organization there. are procedures whereby a JEDEC Standard or Publication may be further processed and ultimately become an EIA Standard. Inquiries, comme
7、nts, and suggestions relative to the content of this JEDEC Standard or Publication should be addressed to the JEDEC Executive Secretary at EIA Headquarters, 2001 Eye.Street, N.W., washington, D.C. 20006. -1 COPYRIGHT 1988 ELECTRONIC INDUSTRIES ASSOCIATION Published by ELECTRONIC INDUSTRIES ASSOCIATI
8、ON Engineering Department . 2001 Eye Street, N.W. Washington, D.C. 20006 PRICE: $30.00 :n U.S.A. C3*:-4-.-I EIA JESDLZ-5 88 m 3234600 0004873 2 m Design For Testability Guidelines . Prepared by: JEDEC Committee on Semicuctom Integrated Circuits i a EIA JESDL2-5 88 m 3234600 O004874 4 m 1. 2. 3. 4 5.
9、 6. - I. 8. JEDEC Standard No. 12-5 DESIGN FOR TESTABILITY GUIDELINES TABLE OF CONTENTS Introduction Terms and Definitions Structured and Non-structured Approaches to Designing For Testability Isolation Techniques fol: Megacell/Memory/Analog Structures in Semicustom ICs to Enhance Testability Automa
10、tic Test Vector Generation Techniques Test Program Generation From Simulation Files Enhancing DC Parametric and Board Level Testing Summary and Conclusions Appendix A Bibliography of Published Literature NOTE: Two chapters are in the process of completion and Packaging Impact on Design For Testabili
11、ty will be included in a future edition: 1) 2) Fault Detection, Fault Coverage, Fault Simulation and TestabilityAnalysis ii EIA JESD12-5 88 m 3234600 0004875 b m 5 JEDEC Standard No. 12-5 Page 1 DESIGN FOR TESTABILITY GUIDELINES CHAPTER 1 INTRODUCTION (From JEDEC Council Ballot JCB-87-46, formulated
12、 under the cognizance of JC44 Committee on Semicustom Integrated Circuits.) The concern most often voiced by Application Specific integrated Circuit (ASIC) users is that of testability. Many vendors have taken steps to try to minimize the concerns of their customers but, to date, each company has in
13、stituted its own policies and the customers have seen little to ease their confusion. This document is composed of inputs from many IC manufacturers and some IC users. It is intended to bring together a coherent approach to dcsigriing for testability. It is not intended as a specification, nor is it
14、 to be interpreted as the only way to design. It should, rather, be used as guidance (as . the title implies) when designs are being initiated. As the reader progresses through this guide he will notice that there is no list of authors and no company labels are shown. This -was not done to slight th
15、e authors or minimize the contributions that they and their companies made, It was done, instead, to try to emphasize the broad base of contributors and companies who support these guidelines. The second section of this guide contains definitions for most of the terms commonly used with reference to
16、 designing for testability. These definitions are the result of industry-wide discussion and, as such, represent the consensus of the industry. several topics will- he covered. Perhaps the item that leads to the most discussion is Fault Simulation. This technique enables design engineers to evaluate
17、 their test patterns (input stimulus and expected output values) to determine whether these patterns will detect faults (errors in the circuitry) that may occur during either the design or processing stages. A fault simulator uses fault models, such as a node shorted to power (stuck-at-one) or a nod
18、e shorted to ground (stuck-at-zero), and compares the response of a fault-free circuit with the response of a faulty circuit after applying test patterns supplied by the design engineer. if the response of the fault-free circuit is different than the response of the faulty circuit, then the test pat
19、terns have detected the fault. By faulting all the nodes in the circuit, the fault simulator will produce the test pattern fault coverage (the percentage of faults detected vs. total faults tested). The higher the fault coverage, the better the I - I EIA JESDL2-5 88 m 3234600 0004876 8 m ! L JEDEC S
20、tandard No. 12-5 Page 2 DESIGN FOR TESTABILITY GUIDELINES test pattern will separate a faulty circuit from a fault-free circuit. BY analyzing which faults have not been detected by the current set of test patterns, additional test patterns can be generated by the design engineers in order to detect
21、the faults which were missed. Many vendors recommend greater than 90 percent fault coverage, Designing testability into any circuit will affect the hardware to some degree. Additional Logic will most probably have to be included for any of the methods outlined in this guide. This additional logic wi
22、ll increase the amount of silicon required to implement the design and therefore increase the cost. The savings from enhanced testability do not usually show up until the testing cost of the part and its end system are analyzed. These costs include the-labor required to generate the test vectors, th
23、e computer time to evaluate the vectors, and the actual time required to test the part. Depending on how the additional circuitry is implemented, the ac performance of the part may be degraded. Each of these factors will also be discussed. The final section of this guide is a bibliography of documen
24、ts that the reader may want to investigate. While this List is extensive, it is by no means all-inclusive. The reader is encouraged to do some follow-up investigation after finishing this document. -3 -i EIA JESDL2-5.88 I 3234600 0004877 T JEDEC Standard No. 12-5 Page 3 DESIGN-FOR TESTABILITY GUIDEL
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- JEDECJESD1251988DESIGNFORTESTABILITYGUIDELINES 测试 指南 设计 PDF

链接地址:http://www.mydoc123.com/p-807019.html