DLA DSCC-VID-V62 09619-2009 MICROCIRCUIT DIGITAL CMOS 1 3 LVPECL CLOCK BUFFER WITH PROGRAMMABLE DIVIDER MONOLITHIC SILICON.pdf
《DLA DSCC-VID-V62 09619-2009 MICROCIRCUIT DIGITAL CMOS 1 3 LVPECL CLOCK BUFFER WITH PROGRAMMABLE DIVIDER MONOLITHIC SILICON.pdf》由会员分享,可在线阅读,更多相关《DLA DSCC-VID-V62 09619-2009 MICROCIRCUIT DIGITAL CMOS 1 3 LVPECL CLOCK BUFFER WITH PROGRAMMABLE DIVIDER MONOLITHIC SILICON.pdf(20页珍藏版)》请在麦多课文档分享上搜索。
1、 REVISIONS LTR DESCRIPTION DATE APPROVED Prepared in accordance with ASME Y14.24 Vendor item drawing REV PAGE REV PAGE 18 19 20 REV REV STATUS OF PAGES PAGE 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 PMIC N/A PREPARED BY Charles F. Saffle DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43218-3990 Orig
2、inal date of drawing CHECKED BY Charles F. Saffle APPROVED BY Thomas M. Hess TITLE MICROCIRCUIT, DIGITAL, CMOS, 1:3 LVPECL CLOCK BUFFER WITH PROGRAMMABLE DIVIDER, MONOLITHIC SILICON SIZE A CODE IDENT. NO. 16236 DWG NO. V62/09619 YY-MM-DD 09-04-06 REV PAGE 1 OF 20 AMSC N/A 5962-V032-09 Provided by IH
3、SNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/09619 REV PAGE 2 1. SCOPE 1.1 Scope. This drawing documents the general requirements of a high performance 1:3 LVPECL clock buffe
4、r with programmable divider microcircuit, with an operating temperature range of -55C to +125C. 1.2 Vendor Item Drawing Administrative Control Number. The manufacturers PIN is the item of identification. The vendor item drawing establishes an administrative control number for identifying the item on
5、 the engineering documentation: V62/09619 - 01 X E Drawing Device type Case outline Lead finish number (See 1.2.1) (See 1.2.2) (See 1.2.3) 1.2.1 Device type(s). Device type Generic Circuit function 01 CDCP1803-EP 1:3 LVPECL clock buffer with programmable divider 1.2.2 Case outline(s). The case outli
6、ne(s) are as specified herein. Outline letter Number of pins JEDEC PUB 95 Package style X 24 JEDEC MO-220 Plastic quad flatpack, no-leads 1.2.3 Lead finishes. The lead finishes are as specified below or other lead finishes as provided by the device manufacturer: Finish designator Material A Hot sold
7、er dip B Tin-lead plate C Gold plate D Palladium E Gold flash palladium Z Other Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/09619 REV PAGE 3 1.3 Absolute maxim
8、um ratings. 1/ Supply voltage range (VDD) . -0.3 V to 3.8 V Input voltage range (VI). -0.2 V to VDD+0.2 V Output voltage range (VO) . -0.2 V to VDD+0.2 V Differential short-circuit current, Yn, Yn (IOSD) . Continuous Electrostatic discharge (ESD) rating: Human body model (HBM) (1.5 k, 100pF) 2000 V
9、Maximum junction temperature (TJ) 150C 2/ Storage temperature range (TSTG). -65C to +150C 1.4 Recommended operating conditions. Supply voltage range (VDD) . 3 V to 3.6 V Operating free-air temperature range (TA). -55C to +125C Operating Life Derating Chart _ 1/ Stresses beyond those listed under “ab
10、solute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for e
11、xtended periods may affect device reliability. 2/ Silicon operating life design goal is 10 years at 105C junction temperature ( does not include package interconnect life). See Operating Life Derating Chart for information. Provided by IHSNot for ResaleNo reproduction or networking permitted without
12、 license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/09619 REV PAGE 4 2. APPLICABLE DOCUMENTS JEDEC PUB 95 - Registered and Standard Outlines for Semiconductor Devices JESD 51-7 - High Effective Thermal Conductivity Test Board for Leaded Surfac
13、e Mount Packages (Applications for copies should be addressed to the Electronic Industries Alliance, 2500 Wilson Boulevard, Arlington, VA 22201-3834 or online at http:/www.jedec.org) 3. REQUIREMENTS 3.1 Marking. Parts shall be permanently and legibly marked with the manufacturers part number as show
14、n in 6.3 herein and as follows: A. Manufacturers name, CAGE code, or logo B. Pin 1 identifier C. ESDS identification (optional) 3.2 Unit container. The unit container shall be marked with the manufacturers part number and with items A and C (if applicable) above. 3.3 Electrical characteristics. The
15、maximum and recommended operating conditions and electrical performance characteristics are as specified in 1.3, 1.4, and table I herein. 3.4 Design, construction, and physical dimension. The design, construction, and physical dimensions are as specified herein. 3.5 Diagrams. 3.5.1 Case outline. The
16、 case outline shall be as shown in 1.2.2 and figure 1. 3.5.2 Function table. The function table shall be as shown in figure 2. 3.5.3 Functional block diagram. The functional block diagram shall be as shown in figure 3. 3.5.4 Terminal connections. The terminal connections shall be as shown in figure
17、4. 3.5.5 Timing waveforms. The timing waveforms shall be as shown in figures 5a -5d. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/09619 REV PAGE 5 TABLE I. Elec
18、trical performance characteristics. 1/ Limits Test Symbol Conditions VDDTemperature, TADevice type Min Max Unit LVPECL input IN, IN Input frequency fclk0 800 MHz High level input common mode voltage VCM1 VDD 0.3 V 2/ 500 1300 Input voltage swing between IN and IN VIN3/ 125 mV Input current IINVIN= V
19、DDor 0 V 10 A Input impedance RIN300 k Input capacitance at IN, IN CI3 V to 3.6 V 25C, -55C to 125C All 1 TYP pF LVPECL output driver Y2:0, Y2:0 Output frequency fclkSee figure 5a. 0 800 MHz High level output voltage VOHTermination with 50 to VDD 2 V VDD 1.18 VDD 0.81 V Low level output voltage VOLT
20、ermination with 50 to VDD 2 V VDD 1.98 VDD 1.55 V Output voltage swing between Y and Y VOSee figure 5a. Termination with 50 to VDD 2 V 3 V to 3.6 V 500 mV IOZLVO= 0 V 5 Output 3-state current IOZHVO= VDD 0.8 V 3.6 V 10 A Rise and fall times tr/ tfSee figure 5b. 20% to 80% of VOUTPP170 400 ps Output
21、skew between any LVPECL output Y2:0 and Y2:0 tskpecl(o)4/ 70 Output duty cycle distortion tDUTY5/ Crossing point-to-crossing point distortion -50 50 ps Part-to-part skew tsk(pp)Any Y. 6/ 50 TYP ps Output capacitance COVO= VDDor GND 1 TYP pF Expected output load LOAD 3 V to 3.6 V 25C, -55C to 125C Al
22、l 50 TYP See footnotes at end of table. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/09619 REV PAGE 6 TABLE I. Electrical performance characteristics - Continue
23、d. 1/ Limits Test Symbol Conditions VDDTemperature, TADevice type Min Max Unit LVPECL input-to-LVPECL output parameters Propagation delay, rising edge tpd(lh)See figure 5c. VOX to VOX 320 600 ps Propagation delay, falling edge tpd(hl)See figure 5c. VOX to VOX 320 600 ps LVPECL pulse skew tsk(p)See f
24、igure 5c. VOX to VOX 7/ 3 V to 3.6 V 25C, -55C to 125C All 100 ps Jitter characteristics See figure 5d. 12 kHz to 20 MHz, fout= 250 MHz to 800 MHz, divide-by-1 mode 0.15 TYP Additive phase jitter from input to LVPECL output Y2:0 tjitterLVPECLSee figure 5d. 50 kHz to 40 MHz, fout= 250 MHz to 800 MHz,
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- DLADSCCVIDV62096192009MICROCIRCUITDIGITALCMOS13LVPECLCLOCKBUFFERWITHPROGRAMMABLEDIVIDERMONOLITHICSILICONPDF

链接地址:http://www.mydoc123.com/p-689283.html