ISO IEC 14575-2000 Information Technology - Microprocessor Systems - Heterogeneous InterConnect (HIC) (Low-Cost Low-Latency Scalable Serial Interconnect for Par.pdf
《ISO IEC 14575-2000 Information Technology - Microprocessor Systems - Heterogeneous InterConnect (HIC) (Low-Cost Low-Latency Scalable Serial Interconnect for Par.pdf》由会员分享,可在线阅读,更多相关《ISO IEC 14575-2000 Information Technology - Microprocessor Systems - Heterogeneous InterConnect (HIC) (Low-Cost Low-Latency Scalable Serial Interconnect for Par.pdf(166页珍藏版)》请在麦多课文档分享上搜索。
1、INTERNATIONAL STANDARD ISO/IEC 14575 IEEE Std 1355 First edition 2000-07 Information Technology Microprocessor Systems Heterogeneous InterConnect (HIC) (Low-Cost, Low-Latency Scalable Serial Interconnect for Parallel System Construction) Reference number ISO/IEC 14575:2000(E) IEEE Std 1355, 1998 Edi
2、tionAbstract: Enabling the construction of high-performance, scalable, modular, parallel systems with low system integration cost is discussed. Complementary use of physical connectors and cables, electrical properties, and logical protocols for point-to-point serial scalable interconnect, operating
3、 at speeds of 10 200 Mb/s and at 1 Gb/s in copper and optic technologies, is described. Keywords: flow control, encoding schemes, OMI/HIC, packet routing, parallelism, point-to- point serial scalable interconnect, protocols, routing fabric, serial links, serialization, silicon integration, switch ch
4、ip, transaction layer, wormhole routing. The Institute of Electrical and Electronics Engineers, Inc. 345 East 47th Street, New York, NY 10017-2394, USA Copyright 1998 by the Institute of Electrical and Electronics Engineers, Inc. All rights reserved. First published in 1998. ISBN 2-8318-5321-4 No pa
5、rt of this publication may be reproduced in any form, in an electronic retrieval system or otherwise, without the prior written permission of the publisher.INTERNATIONAL STANDARD ISO/IEC 14575 IEEE Std 1355 First edition 2000-07 Information Technology Microprocessor Systems Heterogeneous InterConnec
6、t (HIC) (Low-Cost, Low-Latency Scalable Serial Interconnect for Parallel System Construction) Sponsor Bus Architecture Standards Committee of the IEEE Computer Society PRICE CODE XC For price, see current catalogue 2 ISO/IEC 14575:2000(E) IEEE Std 1355, 1998 Edition Copyright 1998 IEEE. All rights r
7、eserved. CONTENTS Page FOREWORD 8 INTRODUCTION 9 Clause 1 Scope and object . 15 2 Normative references. 15 3 Definitions 17 3.1 General. 17 3.2 Glossary . 17 4 Physical media and logical layers . 23 4.1 Physical media 23 4.2 Logical layers 24 4.3 Interaction of layers. 27 4.4 Implementations defined
8、 in this International Standard 29 5 DS-SE and DS-DE . 31 5.1 General. 31 5.2 DS-SE: physical medium . 32 5.3 DS-SE signal level 32 5.4 DS-DE: physical medium. 38 5.5 DS-DE signal level 44 5.6 DS-SE and DS-DE character level. 46 5.7 DS-SE and DS-DE exchange level 48 6 TS-FO-02 fiber optic link 51 6.
9、1 Physical medium. 51 6.2 Signal level . 53 6.3 TS-FO character level . 55 6.4 TS-FO exchange level. 57 7 HS-SE-10.62 7.1 HS-SE physical medium 62 7.2 HS-SE signal level 66 7.3 HS character level (8B/12B code) 69 7.4 HS exchange level 86 8 HS-FO-10 fiber optic link 94 8.1 Physical medium. 94 8.2 Sig
10、nal level . 97 8.3 Character level and exchange level . 99 9 Common packet level. 99 9.1 General discussion 99 9.2 Packet format . 99 9.3 Networks and routing 100 9.4 Error detection, recovery, and reporting. 101 10 Conformance criteria 101 10.1 Conformance statements 101 10.2 Definition of subsets
11、101ISO/IEC 14575:2000(E) 3 IEEE Std 1355, 1998 Edition Copyright 1998 IEEE. All rights reserved. Annex A (normative) DS-DE connector specification 103 Annex B (normative) HS-SE connector specification 110 Annex C (normative) TS-FO and HS-FO connector specifications 116 Annex D (informative) Rational
12、e 128 Annex E (informative) Switch chips, switches, and fabrics 132 Annex F (informative) Use of the transaction layer Asynchronous transfer mode (ATM) example . 134 Annex G (informative) Error handling . 145 Annex H (informative) Flow control calculations . 146 Annex I (informative) Synchronized ch
13、annel communications . 149 Annex J (informative) Example DS-SE driver circuit . 152 Annex K (informative) DS-DE optional power supply recommendation 154 Annex L (informative) DS-DE fixed connector PCB recommendation 155 Annex M (informative) DS-DE cable (10 core) recommendation 156 Annex N (informat
14、ive) DS-DE multiway connector housing recommendation. 157 Annex O (informative) HS-SE fixed connector PCB recommendation 158 Annex P (informative) HS-SE cable recommendation . 159 Annex Q (informative) HS-SE connector multiway housing recommendation. 160 Annex R (informative) TS/HS-FO connector PCB
15、and front panel cut-out recommendation. 161 Annex S (informative) TS/HS-FO fiber cable recommendation 162 Figure 1 Protocol stack between nodes 23 Figure 2 Exchange layer 26 Figure 3 Protocol stack diagram showing interaction of layers 28 Figure 4 Defined implementation of physical and logical layer
16、s. 30 Figure 5 DS-SE link signal propagation 33 Figure 6 DS-SE timing reference model . 35 Figure 7 DS-SE link timings . 36 Figure 8 DS-SE link signal encoding 37 Figure 9 DS-DE cable assembly twist example. 40 Figure 10 DE-DE extension adapter . 40 Figure 11 DS-DE fixed connector external view 41 F
17、igure 12 Multiple power connectors 43 Figure 13 DS-SE/DS character encoding 46 Figure 14 DS-SE/DS-DE parity coverage 47 Figure 15 DS link states. 49 Figure 16 DS link start-up and reset. 50 Figure 17 TS-FO cable fibers/plugs wiring 52 Figure 18 TS-FO extension adapter . 52 Figure 19 TS-FO fixed adap
18、tor, external view and ferrule allocation 53 Figure 20 TS-FO reference list. 54 Figure 21 TS-FO link states . 58 Figure 22 TS link start-up and reset . 59 4 ISO/IEC 14575:2000(E) IEEE Std 1355, 1998 Edition Copyright 1998 IEEE. All rights reserved. Figure 23 TS-FO packet encoding 61 Figure 24 Single
19、 braid and double braid link cables 64 Figure 25 HS-SE cable pins/connectors wiring . 65 Figure 26 HS-SE extension adapter . 65 Figure 27 HS-SE fixed connector external view 65 Figure 28 Input and output buffer electrical model 67 Figure 29 Exchange level interconnection between two nodes 87 Figure
20、30 Transmitter state machine controller-start-up 88 Figure 31 Transmitter state machine controller-functional. 89 Figure 32 Transmitter state machine controller-shutdown. 89 Figure 33 Receiver state machine controller. 90 Figure 34 Exchange for start-up, functional and shutdown 91 Figure 35 Exchange
21、 for bidirectional start-up . 92 Figure 36 HS-FO cable fibers/plugs wiring . 95 Figure 37 HS-FO extension adapter . 96 Figure 38 HS-FO fixed adapter, external view and ferrule allocation . 96 Figure 39 HS-FO reference link . 98 Figure A.1 DS-DE fixed connector front view 105 Figure A.2 DS-DE fixed c
22、onnector side view. 106 Figure A.3 DS-DE fixed connector top view 106 Figure A.4 DS-DE connector latch 107 Figure A.5 DS-DE free connector front view . 108 Figure A.6 DS-DE free connector side view 109 Figure A.7 DS-DE free connector contact. 109 Figure B.1 HS-SE free connector front view . 112 Figu
23、re B.2 HS-SE free connector side view 112 Figure B.3 HS-SE fixed connector front view 113 Figure B.4 HS-SE fixed connector side view. 113 Figure B.5 HS-SE connector link 114 Figure B.6 HS-SE contact interface dimensions . 115 Figure C.1 TS-FO/HS-FO link free connector . 126 Figure C.2 TS-FO/HS-FO li
24、nk fixed connector 127 Figure F.1 ATM network. 134 Figure F.2 ATM layers . 136 Figure F.3 Virtual channels and virtual paths 137 Figure F.4 Example of virtual path and virtual channel switching. 138 Figure F.5 ATM cell header 139 Figure F.6 Mapping reference model 140 Figure H.1 Theoretical maximum
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- ISOIEC145752000INFORMATIONTECHNOLOGYMICROPROCESSORSYSTEMSHETEROGENEOUSINTERCONNECTHICLOWCOSTLOWLATENCYSCALABLESERIALINTERCONNECTFORPARPDF

链接地址:http://www.mydoc123.com/p-1256849.html