REG NASA-LLIS-0680-2000 Lessons Learned Design Checklists for Microcircuits.pdf
《REG NASA-LLIS-0680-2000 Lessons Learned Design Checklists for Microcircuits.pdf》由会员分享,可在线阅读,更多相关《REG NASA-LLIS-0680-2000 Lessons Learned Design Checklists for Microcircuits.pdf(9页珍藏版)》请在麦多课文档分享上搜索。
1、Best Practices Entry: Best Practice Info:a71 Committee Approval Date: 2000-03-09a71 Center Point of Contact: JSCa71 Submitted by: Wil HarkinsSubject: Design Checklists for Microcircuits Practice: This guideline provides checklists taken from Government-Industry Data Exchange Program (GIDEP) files to
2、 be used as a measure to avoid commonly experienced problems in transistor-to-transistor logic (TTL), complementary-metal-oxide-semiconductor (CMOS), and memory circuit design applications.Programs that Certify Usage: N/ACenter to Contact for Information: JSCImplementation Method: This Lesson Learne
3、d is based on Reliability Guideline Number GD-ED-2203 from NASA Technical Memorandum 4322A, NASA Reliability Preferred Practices for Design and Test.Benefit:Use of this guideline will ensure continued improvement with the use of microcircuits in circuit designs by incorporating data from previously
4、experienced problems into a design checklist. This will apply the experience base from the past and thus provide improved reliability for future space programs.Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-Technical Rationale:Information gathered f
5、rom a history base of known problem areas is presented in easy-to-use checklist form to be used by designers, etc. The checklists are separated into three categories, based on device technology (TTL, CMOS and memory). The guideline can then be used as a reference to avoid incorrect utilization of th
6、ese component types in circuit design applications which may result in potentially poor reliability.TTL DESIGN CHECKLIST1 Only gates from the same package should be connected in parallel.2 Take note not to exceed fan-out limit (maximum number of circuits fed input signals from a single output termin
7、al).3 Check pin compatibility when using devices from different families or manufacturers.4 Check manufacturer interchangeability for minor functional differences.5 Maintain equal loading in ac and dc terms on multiple output devices with internal feedback.6 The dynamic threshold of low-power schott
8、ky (LS) gates varies between 1.1 V and 1.4 V depending on circuit configuration; therefore, slow rise times (greater than 50 nanoseconds) will possibly cause pattern sensitivity.7 Gates with outputs driving transmission lines should be situated close to the board periphery.8 Consider full-range temp
9、erature effects on switching characteristics relative to design application.9 Use pull-up resistors on devices with open collector gates. 10 Consider the frequency dependency of power dissipation when the operating frequency is greater than 1 to 2 MHz.11 If decoded outputs from counters, particularl
10、y from ripple counters, are being used as clocks to drive counters or memory devices, the decoded outputs of interest should be examined for multiple pulses at counter transitions that might ambiguously operate the driven counters or memory devices, and corrective measures should be taken to non-amb
11、iguously operate the driven circuits.Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-12 Take note that low-power, low-power Schottky, and Schottky TTL circuits are known to fail when exposed to 5 microjoules or more of electrostatic discharge (ESD) e
12、nergy.13 Consider “current dumping“ effects when a multiple input gate is terminated to a single high impedance source such as a 150-ohm line.14 All unused input pins should be tied to high- or low-logic levels, depending on the circuit application. When devices approaching their maximum speed for T
13、TL are used, unused inputs should be “commoned“ to used inputs rather than tied high; whereas for low-power Schottky devices with diode inputs, the unused ones can be directly connected to VCC.15 Provide isolation for test points so that any foreseeable occurrence, such as shorting between, groundin
14、g or external excitation at the test points will not disrupt operational use of the circuit being monitored by the test points.16 Consider potential problems involving the use of multiple flip-flops controlled by one or more asynchronous output.17 Check interfacing parameters (fan-out, loading, and
15、threshold) when using devices from different families.CMOS DESIGN CHECKLIST1 Allow for hold-time and setup-time requirements of CMOS flip-flops, registers, and latches. Inputs to CMOS devices must be stable before and remain stable even after the active clock pulse edge. 2 Take adequate precautions
16、to avoid ESD damage. 3 Account for possible incompatibilities with similar part numbers from different manufacturers when establishing parts lists. 4 Investigate the package choice/reliability tradeoff for each design application. 5 When using single-stage (unbuffered) multiple-input CMOS devices, c
17、onsider that both dynamic and static performance of these circuits can deteriorate under certain logic conditions to the extent that logic systems display pattern sensitivity. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-6 Protect signal inputs ag
18、ainst overvoltage spikes and input currents exceeding ratings, i.e. many CMOS devices have ten milliamperes as the maximum allowable input current. Consider that if the overvoltage spike is greater than the supply voltage, the parasitic PNP or NPN transistors become forward biased and latch-up can o
19、ccur. 7 Excessive current through switches results in latching and destructive breakdown; therefore, protective circuitry is essential. 8 Consider the noise margin when using 5-volt supply levels. CMOS has an order of magnitude less energy noise margin than TTL (approximately 0.4 nanojoules for CMOS
20、 and 4.0 nanojoules for standard TTL). 9 The power supply should switch on by itself first before signal inputs are applied, since damage may occur if the diode between input and VDDis forward biased.10 Slowly rising or falling input signals can lead to multiple triggering, particularly if the suppl
21、y voltage is poorly regulated, and also to higher supply (IDD) currents.11 Maximum power dissipation of the device could be exceeded if input rise and fall times are greater than 15 microseconds, (depending on device type) especially using high current drivers with high supply voltages. 12 Terminate
22、 all unused inputs; a floating input can turn a CMOS device on, causing faulty operation and possible damage, and also uses increased power since both p- and n-transistors are partially conducting. 13 Ensure that interfacing parameters between CMOS and other logic families are correct, particularly
23、with regard to loading and thresholds. 14 Keep interconnections short or use terminations, as long interconnections in high speed systems behave like transmission lines, which can cause reflections and ringing. 15 Do not use CMOS gates as linear amplifiers; this can destroy buffer gates, cause failu
24、re of the device to operate below 4 volts, and make supplier interchangeability even more problematical. 16 Avoid long, closely spaced, parallel traces on PCBs to minimize crosstalk. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-17 Flip-flops with
- 1.请仔细阅读文档,确保文档完整性,对于不预览、不比对内容而直接下载带来的问题本站不予受理。
- 2.下载的文档,不会出现我们的网址水印。
- 3、该文档所得收入(下载+内容+预览)归上传者、原创作者;如果您是本文档原作者,请点此认领!既往收益都归您。
下载文档到电脑,查找使用更方便
10000 积分 0人已下载
下载 | 加入VIP,交流精品资源 |
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- REGNASALLIS06802000LESSONSLEARNEDDESIGNCHECKLISTSFORMICROCIRCUITSPDF

链接地址:http://www.mydoc123.com/p-1018327.html