欢迎来到麦多课文档分享! | 帮助中心 海量文档,免费浏览,给你所需,享你所想!
麦多课文档分享
全部分类
  • 标准规范>
  • 教学课件>
  • 考试资料>
  • 办公文档>
  • 学术论文>
  • 行业资料>
  • 易语言源码>
  • ImageVerifierCode 换一换
    首页 麦多课文档分享 > 资源分类 > PDF文档下载
    分享到微信 分享到微博 分享到QQ空间

    JEDEC JESD8-3A-2007 Gunning Transceiver Logic (GTL) Low-Level High Speed Interface Standard for Digital Integrated Circuits《数字集成电路的GTL低水平高速度接口标准》.pdf

    • 资源ID:807305       资源大小:74.02KB        全文页数:10页
    • 资源格式: PDF        下载积分:10000积分
    快捷下载 游客一键下载
    账号登录下载
    微信登录下载
    二维码
    微信扫一扫登录
    下载资源需要10000积分(如需开发票,请勿充值!)
    邮箱/手机:
    温馨提示:
    如需开发票,请勿充值!快捷下载时,用户名和密码都是您填写的邮箱或者手机号,方便查询和重复下载(系统自动生成)。
    如需开发票,请勿充值!如填写123,账号就是123,密码也是123。
    支付方式: 支付宝扫码支付    微信扫码支付   
    验证码:   换一换

    加入VIP,交流精品资源
     
    账号:
    密码:
    验证码:   换一换
      忘记密码?
        
    友情提示
    2、PDF文件下载后,可能会被浏览器默认打开,此种情况可以点击浏览器菜单,保存网页到桌面,就可以正常下载了。
    3、本站不支持迅雷下载,请使用电脑自带的IE浏览器,或者360浏览器、谷歌浏览器下载即可。
    4、本站资源下载后的文档和图纸-无水印,预览文档经过压缩,下载后原文更清晰。
    5、试题试卷类文档,如果标题没有明确说明有答案则都视为没有答案,请知晓。

    JEDEC JESD8-3A-2007 Gunning Transceiver Logic (GTL) Low-Level High Speed Interface Standard for Digital Integrated Circuits《数字集成电路的GTL低水平高速度接口标准》.pdf

    1、JEDEC STANDARD Gunning Transceiver Logic (GTL) Low-Level, High Speed Interface Standard for Digital Integrated Circuits JESD8-3A (Revision of JESD8-3, November 1993) MAY 2007 JEDEC SOLID STATE TECHNOLOGY ASSOCIATION NOTICE JEDEC standards and publications contain material that has been prepared, rev

    2、iewed, and approved through the JEDEC Board of Directors level and subsequently reviewed and approved by the JEDEC legal counsel. JEDEC standards and publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating interc

    3、hangeability and improvement of products, and assisting the purchaser in selecting and obtaining with minimum delay the proper product for use by those other than JEDEC members, whether the standard is to be used either domestically or internationally. JEDEC standards and publications are adopted wi

    4、thout regard to whether or not their adoption may involve patents or articles, materials, or processes. By such action JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC standards or publications. The information included

    5、 in JEDEC standards and publications represents a sound approach to product specification and application, principally from the solid state device manufacturer viewpoint. Within the JEDEC organization there are procedures whereby a JEDEC standard or publication may be further processed and ultimatel

    6、y become an ANSI standard. No claims to be in conformance with this standard may be made unless all requirements stated in the standard are met. Inquiries, comments, and suggestions relative to the content of this JEDEC standard or publication should be addressed to JEDEC at the address below, or ca

    7、ll (703) 907-7559 or www.jedec.org Published by JEDEC Solid State Technology Association 2007 2500 Wilson Boulevard Arlington, VA 22201-3834 This document may be downloaded free of charge; however JEDEC retains the copyright on this material. By downloading this file the individual agrees not to cha

    8、rge for or resell the resulting material. PRICE: Please refer to the current Catalog of JEDEC Engineering Standards and Publications online at http:/www.jedec.org/Catalog/catalog.cfm Printed in the U.S.A. All rights reserved PLEASE! DONT VIOLATE THE LAW! This document is copyrighted by JEDEC and may

    9、 not be reproduced without permission. Organizations may obtain permission to reproduce a limited number of copies through entering into a license agreement. For information, contact: JEDEC Solid State Technology Association 2500 Wilson Boulevard Arlington, Virginia 22201-3834 or call (703) 907-7559

    10、 JEDEC Standard No. 8-3A Page 1 GUNNING TRANSCEIVER LOGIC (GTL) LOW-LEVEL HIGH-SPEED INTERFACE STANDARD FOR DIGITAL INTEGRATED CIRCUITS (From JEDEC Board Ballots, JCB-93-11A and JCB-07-24, formulated under the cognizance of the JC-16 Committee on Interface Technology.) 1 Scope This standard defines

    11、the dc input and output specifications for a low-level, high-speed interface for integrated circuits. 1.1 Standard Specifications Interface specifications for this standard are defined in Tables 1 and 2. Input specification requirements typically imply an input comparator stage operating about the s

    12、pecified reference voltage of 0.8 volt nominal. Output specifications include requirements for both an open-drain output stage requiring external termination and for an active-pullup, active-pulldown output stage that does not require external termination. In both cases the output high level is dete

    13、rmined by a VTTor VDDQvoltage of 1.2 volts nominal. 1.1.1 Terminated Case In the terminated case the output device is typically an open-drain MOS transistor. The output is returned to the VTTtermination voltage through a termination resistance. 1.1.2 Unterminated Case In the unterminated case the ou

    14、tput buffer has both an active-pullup and an active-pulldown transistor. For this case the nominal 1.2 volts is normally connected to a device pin (VDDQ) to supply the upper level return for the pullup transistor such that, under no-load conditions, the output would typically pull to the VDDQvoltage

    15、. JEDEC Standard No. 8-3A Page 2 2 Application notes 2.1 Applicability to Alternative Voltage Level Systems GTL-compatible devices are expected to be used in systems with several VDDpower supply voltages including VDD= 5 volts, 3.3 volts and 2.X volts, thereby preserving a consistent interface level

    16、 specification through many generations of devices and power supply standards. Signal pin interconnection with devices operating with other than GTL/ I/O standard specifications will require appropriate translation circuitry. Table 1 GTL*Standard DC Operating Specifications for Terminated Case Symbo

    17、l Parameter Test Condition Min Typical (2) Max Units VTTTermination Voltage - 1.14 1.2 1.26 V VREF(1) Reference Voltage - (2/3)VTT- 2% 0.8 (2/3)VTT+2% V VIHHigh-Level Input Voltage - VREF+ 0.05 0.83 - V VILLow-Level Input Voltage - - 0.77 VREF- 0.05 V VOLLow-Level Output Voltage IOL= 40 mA - 0.2 0.4

    18、 V IOOutput Leakage Current VSS VOUT VTT Output Off - - + 10 V IIInput Leakage Current VSS VIN VTT- - + 5 V NOTE 1 VREFmay be generated on or off the chip, but must track the termination voltage VTT. VREFand/or VTTmay be device input pins. NOTE 2 Except for VTTand VREF, the typical values are shown

    19、for information only; they are not a requirement. *GTL has been patented under US Patent Number 5,023,488 dated June 11, 1991. The patent relates to CMOS drivers and receivers for low voltage swing and low power dissipation. The patent owner has agreed to license the patent under RAND terms as requi

    20、red by JEDEC. JEDEC Standard No. 8-3A Page 3 2 Application notes (contd) 2.1 Applicability to Alternative Voltage Level Systems (contd) Table 2 GTL Standard DC Operating Specifications for Unterminated Case Symbol Parameter Test Condition Min Nom Max Units VDDQ(1) Output Buffer Supply Voltage - 1.14

    21、 1.2 1.26 VREF(2) Reference Voltage - (2/3)VDDQ- 2% 0.8 (2/3)VDDQ- 2% V VIHHigh-Level Input Voltage - VREF+ 0.05 - - V VILLow-Level Input Voltage - - - VREF- 0.05 V VOLLow-Level Output Voltage IOL= 4 mA(3) - - 0.4 V VOH(4) High-Level Output Voltage IOH= 4 mA VDDQ- 0.4 - VDDQV IOOutput Leakage Curren

    22、t VSS VOUT VDDQOutput Off - - + 10 V IIInput Leakage Current VSS VIN VDDQ- - + 5 V NOTE 1 VDDQis connected to one or more pins on the device and used internally on the chip to set the output value of VOH. VDDQmay also be used external to the chip to set the value of the output pin bus when the outpu

    23、t is in the high-Z off condition. NOTE 2 VREFmay be generated on or off the chip but must track the VDDQvoltage. VREFmay be a device input pin. NOTE 3 This value of IOLis a lower limit of this standard. Other values of IOLabove this value are acceptable and considered to be encompassed within this s

    24、tandard. NOTE 4 At the test condition of IOH, the VOHvalue establishes the upper voltage level requirements of the output pull-up transistor. This test condition is not intended to establish operating noise margins. The output VOHmay approach the VDDQrail when the active output is unloaded. JEDEC St

    25、andard No. 8-3A Page 4 Annex A (informative) Differences between JESD8-3A and JESD8-3 This table briefly describes most of the changes made to entries that appear in this standard, JESD8-3A, compared to its predecessor, JESD8-3 (November 1993). If the change to a concept involves any words added or

    26、deleted (excluding deletion of accidentally repeated words), it is included. Some punctuation changes are not included. Page Description of change 2 Changed footnote from: GTL has been patented. The patent relates to CMOS drivers and receivers for low voltage swing and low power dissipation. There i

    27、s a one-time only licensing fee of not more than $10,000 required of semiconductor suppliers only. US Patent Number 5,023,488 dated June 11, 1991. To: GTL has been patented under US Patent Number 5,023,488 dated June 11, 1991. The patent relates to CMOS drivers and receivers for low voltage swing an

    28、d low power dissipation. The patent owner has agreed to license the patent under RAND terms as required by JEDEC. 2 Table 1: Changed VILvalue for max. from: VREF+ 0.05 to VREF- 0.05 per errata dated September 9, 1998, typographical error. 3 Table 2: Changed VILvalue for max. from: VREF+ 0.05 to VREF

    29、- 0.05 per errata dated September 9, 1998, typographical error. Rev. 9/02 Standard Improvement Form JESD8-3A The purpose of this form is to provide the Technical Committees of JEDEC with input from the industry regarding usage of the subject standard. Individuals or companies are invited to submit c

    30、omments to JEDEC. All comments will be collected and dispersed to the appropriate committee(s). If you can provide input, please complete this form and return to: JEDEC Attn: Publications Department 2500 Wilson Blvd. Suite 220 Arlington, VA 22201-3834 Fax: 703.907.7583 1. I recommend changes to the

    31、following: Requirement, clause number Test method number Clause number The referenced clause number has proven to be: Unclear Too Rigid In Error Other 2. Recommendations for correction: 3. Other suggestions for document improvement: Submitted by Name: Phone: Company: E-mail: Address: City/State/Zip: Date:


    注意事项

    本文(JEDEC JESD8-3A-2007 Gunning Transceiver Logic (GTL) Low-Level High Speed Interface Standard for Digital Integrated Circuits《数字集成电路的GTL低水平高速度接口标准》.pdf)为本站会员(周芸)主动上传,麦多课文档分享仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对上载内容本身不做任何修改或编辑。 若此文所含内容侵犯了您的版权或隐私,请立即通知麦多课文档分享(点击联系客服),我们立即给予删除!




    关于我们 - 网站声明 - 网站地图 - 资源地图 - 友情链接 - 网站客服 - 联系我们

    copyright@ 2008-2019 麦多课文库(www.mydoc123.com)网站版权所有
    备案/许可证编号:苏ICP备17064731号-1 

    收起
    展开