欢迎来到麦多课文档分享! | 帮助中心 海量文档,免费浏览,给你所需,享你所想!
麦多课文档分享
全部分类
  • 标准规范>
  • 教学课件>
  • 考试资料>
  • 办公文档>
  • 学术论文>
  • 行业资料>
  • 易语言源码>
  • ImageVerifierCode 换一换
    首页 麦多课文档分享 > 资源分类 > PDF文档下载
    分享到微信 分享到微博 分享到QQ空间

    JEDEC JESD8-26-2011 1 2 V HIGH SPEED LVCMOS (HS LVCMOS) INTERFACE.pdf

    • 资源ID:807301       资源大小:133.49KB        全文页数:8页
    • 资源格式: PDF        下载积分:10000积分
    快捷下载 游客一键下载
    账号登录下载
    微信登录下载
    二维码
    微信扫一扫登录
    下载资源需要10000积分(如需开发票,请勿充值!)
    邮箱/手机:
    温馨提示:
    如需开发票,请勿充值!快捷下载时,用户名和密码都是您填写的邮箱或者手机号,方便查询和重复下载(系统自动生成)。
    如需开发票,请勿充值!如填写123,账号就是123,密码也是123。
    支付方式: 支付宝扫码支付    微信扫码支付   
    验证码:   换一换

    加入VIP,交流精品资源
     
    账号:
    密码:
    验证码:   换一换
      忘记密码?
        
    友情提示
    2、PDF文件下载后,可能会被浏览器默认打开,此种情况可以点击浏览器菜单,保存网页到桌面,就可以正常下载了。
    3、本站不支持迅雷下载,请使用电脑自带的IE浏览器,或者360浏览器、谷歌浏览器下载即可。
    4、本站资源下载后的文档和图纸-无水印,预览文档经过压缩,下载后原文更清晰。
    5、试题试卷类文档,如果标题没有明确说明有答案则都视为没有答案,请知晓。

    JEDEC JESD8-26-2011 1 2 V HIGH SPEED LVCMOS (HS LVCMOS) INTERFACE.pdf

    1、JEDEC SOLID STATE TECHNOLOGY ASSOCIATIONJESD826SEPTEMBER 2011JEDECSTANDARD1.2 V HIGHSPEED LVCMOS (HS_LVCMOS) INTERFACE NOTICEJEDEC standards and publications contain material that has been prepared, reviewed, andapproved through the JEDEC Board of Directors level and subsequently reviewed and approv

    2、edby the JEDEC legal counsel.JEDEC standards and publications are designed to serve the public interest through eliminatingmisunderstandings between manufacturers and purchasers, facilitating interchangeability andimprovement of products, and assisting the purchaser in selecting and obtaining with m

    3、inimumdelay the proper product for use by those other than JEDEC members, whether the standard is tobe used either domestically or internationally.JEDEC standards and publications are adopted without regard to whether or not their adoptionmay involve patents or articles, materials, or processes. By

    4、such action JEDEC does not assumeany liability to any patent owner, nor does it assume any obligation whatever to parties adoptingthe JEDEC standards or publications.The information included in JEDEC standards and publications represents a sound approach toproduct specification and application, prin

    5、cipally from the solid state device manufacturerviewpoint. Within the JEDEC organization there are procedures whereby a JEDEC standard orpublication may be further processed and ultimately become an ANSI standard.No claims to be in conformance with this standard may be made unless all requirements s

    6、tated in the standard are met.Inquiries, comments, and suggestions relative to the content of this JEDEC standard orpublication should be addressed to JEDEC at the address below, or call (703) 9077559 orwww.jedec.orgPublished byJEDEC Solid State Technology Association 20093103 North 10th StreetSuite

    7、 240 SouthArlington, VA 222012107This document may be downloaded free of charge; however JEDEC retains thecopyright on this material. By downloading this file the individual agrees not tocharge for or resell the resulting material.PRICE: Please refer to the currentCatalog of JEDEC Engineering Standa

    8、rds and Publications online athttp:/www.jedec.org/Catalog/catalog.cfmPrinted in the U.S.A.All rights reservedPLEASE!DONT VIOLATETHELAW!This document is copyrighted by the JEDEC Solid State Technology Associationand may not be reproduced without permission.Organizations may obtain permission to repro

    9、duce a limited number of copies through entering into a license agreement. For information, contact:JEDEC Solid State Technology Association3103 North 10th Street, Suite 240SArlington, Virginia 22201or call (703) 9077559JEDEC Standard No. 8-26Page 11.2 V HIGH-SPEED LVCMOS (HS_LVCMOS) INTERFACE(From

    10、JEDEC Board Ballot JCB-11-48, formulated under the cognizance of the JC-16 Committee on Interface Technology.)1 ScopeThis standard defines the dc and ac input levels, output levels, and input overshoot and undershoot specifications for the 1.2 V High-speed LVCMOS (HS_LVCMOS) interface. The non-termi

    11、nated interface has a switching range that is nominally expected to be 0 V to 1.2 V and is primarily intended to support communications with Wide I/O SDRAM devices.2 1.2 V High-speed LVCMOS (HS_LVCMOS) interface specifications2.1 Recommended DC operating conditionsTable 1 Recommended DC operating co

    12、nditionsMin. Typ. Max. UnitVDD 1.14 1.20 1.30 V Input Buffer PowerVDDQ 1.14 1.20 1.30 V I/O Buffer Power2.2 Input levelTable 2 Input levelParameter Symbol Min Max UnitInput high level (AC) VIH(AC) 0.80*VDD(or VDDQ) VDD(or VDDQ)+0.2 VInput low level (AC) VIL(AC) -0.2 0.20*VDD(or VDDQ) VInput high lev

    13、el (DC) VIH(DC) 0.70*VDD(or VDDQ) VDD(or VDDQ)+0.2 VInput low level (DC) VIL(DC) -0.2 0.30*VDD(or VDDQ) V= Dont CareVIH(AC)VIL(AC)VIH(DC)VIL(DC)InputNote: AC level is guaranteed transition point.DC level is hysteresis.LevelFigure 1 Input AC timing definitionJEDEC Standard No. 8-26Page 22.3 Output me

    14、asurement levelTable 3 Output measurement LevelParameter Symbol Min Max UnitOutput high voltage VOH 0.80 * VDDQ - VOutput low voltage VOL - 0.20 * VDDQ V2.4 AC input over/undershootTable 4 AC input over/undershoot Parameter SpecificationMaximum peak amplitude allowed for overshoot area 0.35 VMaximum

    15、 peak amplitude allowed for undershoot area 0.35 VMaximum overshoot area above VDD/VDDQ 0.8 V-nsMaximum undershoot area below VSS/VSSQ 0.8 V-nsOvershoot AreaMaximum AmplitudeVDDUndershoot AreaMaximum AmplitudeVSSVolts(V)Time (ns)Figure 2 AC overshoot and undershoot definition for input pinsRev. 9/02

    16、 Standard Improvement Form JEDEC The purpose of this form is to provide the Technical Committees of JEDEC with input from the industry regarding usage of the subject standard. Individuals or companies are invited to submit comments to JEDEC. All comments will be collected and dispersed to the approp

    17、riate committee(s). If you can provide input, please complete this form and return to: JEDEC Attn: Publications Department 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107 Fax: 703.907.7583 1. I recommend changes to the following: Requirement, clause number Test method number Clause number The referenced clause number has proven to be: Unclear Too Rigid In Error Other 2. Recommendations for correction: 3. Other suggestions for document improvement: Submitted by Name: Phone: Company: E-mail: Address: City/State/Zip: Date:


    注意事项

    本文(JEDEC JESD8-26-2011 1 2 V HIGH SPEED LVCMOS (HS LVCMOS) INTERFACE.pdf)为本站会员(赵齐羽)主动上传,麦多课文档分享仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对上载内容本身不做任何修改或编辑。 若此文所含内容侵犯了您的版权或隐私,请立即通知麦多课文档分享(点击联系客服),我们立即给予删除!




    关于我们 - 网站声明 - 网站地图 - 资源地图 - 友情链接 - 网站客服 - 联系我们

    copyright@ 2008-2019 麦多课文库(www.mydoc123.com)网站版权所有
    备案/许可证编号:苏ICP备17064731号-1 

    收起
    展开